# 3.3 V 16K / 32K / 64K × 16 / 18 Synchronous Dual-Port Static RAM #### **Features** - True dual-ported memory cells that allow simultaneous access of the same memory location - Six flow through/pipelined devices: - □ 16K x 16 / 18 organization (CY7C09269V/369V) - □ 32K x 16 organization (CY7C09279V) - 64K x 16 / 18 organization (CY7C09289V/389V) - Three modes: - □ Flow through - □ Pipelined - □ Burst - Pipelined output mode on both ports allows fast 100 MHz operation - 0.35 micron CMOS for optimum speed and power - High speed clock to data access: 7.5<sup>[1]</sup>, 9, 12 ns (max) - 3.3 V low operating power: - ☐ Active = 115 mA (typical) - Standby = 10 μA (typical) - Fully synchronous interface for easier operation - Burst counters increment addresses internally: - ☐ Shorten cycle times - □ Minimize bus noise - □ Supported in flow through and pipelined modes - Dual chip enables easy depth expansion - Upper and lower byte controls for bus matching - Automatic power down - Commercial and industrial temperature ranges - Pb-free 100-pin TQFP package available # **Functional Description** For a complete list of related documentation, click here. - See Figure 4 on page 8 for Load Conditions. - 1. See Figure 4 on page 8 for Load Continuous. 1/O<sub>8</sub>-1/O<sub>15</sub> for x 16 devices; 1/O<sub>9</sub>-1/O<sub>17</sub> for x 18 devices. 1/O<sub>0</sub>-1/O<sub>7</sub> for x 16 devices. 1/O<sub>0</sub>-1/O<sub>8</sub> for x 18 devices. 4. A<sub>0</sub>-A<sub>13</sub> for 16K; A<sub>0</sub>-A<sub>14</sub> for 32K; A<sub>0</sub>-A<sub>15</sub> for 64K devices. # CY7C09269V/79V/89V CY7C09369V/89V ## **Contents** | Pin Configurations | 3 | |-------------------------------------------|----| | Selection Guide | 5 | | Pin Definitions | 5 | | Functional Overview | 6 | | Maximum Ratings | 7 | | Operating Range | 7 | | Electrical Characteristics | 7 | | Capacitance | 7 | | AC Test Loads and Waveforms | 8 | | Switching Characteristics | 9 | | Switching Waveforms | 10 | | Read/Write and Enable Operation | 18 | | Address Counter Control Operation | 18 | | Ordering Information | 19 | | 16K x 16 3.3 V Synchronous Dual-Port SRAM | 19 | | 32K x 16 3.3 V Synchronous Dual-Port SRAM | 19 | | 16K x 18 3.3 V Synchronous Dual-Port SRAM | 19 | |-------------------------------------------|----| | 64K x 18 3.3 V Synchronous Dual-Port SRAM | 19 | | Ordering Code Definitions | 20 | | Package Diagrams | | | Acronyms | | | Document Conventions | | | Units of Measure | 22 | | Document History Page | 23 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | 25 | | Products | 25 | | PSoC® Solutions | 25 | | Cypress Developer Community | | | Technical Support | 25 | # **Pin Configurations** Figure 1. 100-pin TQFP pinout (Top View) - 5. This pin is NC for CY7C09269V. - 6. This pin is NC for CY7C09269V and CY7C09279V. - 7. For CY7C09269V and CY7C09279V, pin #18 connected to V<sub>CC</sub> is pin compatible to an IDT 5 V x 16 pipelined device; connecting pin #18 and #58 to GND is pin compatible to an IDT 5 V x 16 flow through device. # Pin Configurations (continued) Figure 2. 100-pin TQFP pinout (Top View) - 8. This pin is NC for CY7C09369V. - 9. This pin is NC for CY7C09369V. # **Selection Guide** | Specifications | CY7C09269V/79V/89V<br>CY7C09369V/89V | CY7C09269V/79V/89V<br>CY7C09369V/89V | CY7C09269V/79V/89V<br>CY7C09369V/89V | |---------------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------| | · | <b>-7</b> <sup>[10]</sup> | -9 | -12 | | f <sub>MAX2</sub> (MHz) (Pipelined) | 83 | 67 | 50 | | Max. Access Time (ns) (Clock to Data, Pipelined) | 7.5 | 9 | 12 | | Typical Operating Current I <sub>CC</sub> (mA) | 155 | 135 | 115 | | Typical Standby Current for I <sub>SB1</sub> (mA) (Both Ports TTL Level) | 25 | 20 | 20 | | Typical Standby Current for $I_{SB3}$ ( $\mu A$ ) (Both Ports CMOS Level) | 10 | 10 | 10 | # **Pin Definitions** | Left Port | Right Port | Description | |---------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0L</sub> -A <sub>15L</sub> | A <sub>0R</sub> -A <sub>15R</sub> | Address Inputs (A <sub>0</sub> –A <sub>14</sub> for 32K, A <sub>0</sub> –A <sub>13</sub> for 16K devices). | | ADS <sub>L</sub> | ADS <sub>R</sub> | <b>Address Strobe Input.</b> Used as an address qualifier. This signal must be asserted LOW to access the part using an externally supplied address. Asserting this signal LOW also loads the burst counter with the address present on the address pins. | | CE <sub>0L</sub> , CE <sub>1L</sub> | CE <sub>0R</sub> ,CE <sub>1R</sub> | | | CLK <sub>L</sub> | CLK <sub>R</sub> | Clock Signal. This input can be free running or strobed. Maximum clock input rate is f <sub>MAX</sub> . | | CNTENL | CNTEN <sub>R</sub> | <b>Counter Enable Input.</b> Asserting this signal LOW increments the burst address counter of its respective port on each rising edge of CLK. CNTEN is disabled if ADS or CNTRST are asserted LOW. | | CNTRSTL | CNTRST <sub>R</sub> | <b>Counter Reset Input.</b> Asserting this signal LOW <u>resets</u> the <u>burst</u> address counter of its respective port to zero. CNTRST is not disabled by asserting ADS or CNTEN. | | I/O <sub>0L</sub> –I/O <sub>17L</sub> | I/O <sub>0R</sub> –I/O <sub>17R</sub> | Data Bus Input/Output (I/O <sub>0</sub> -I/O <sub>15</sub> for x 16 devices). | | LBL | LB <sub>R</sub> | <b>Lower Byte Select Input</b> . Asserting this signal LOW enables read and write operations to the lower byte. (I/O $_0$ -I/O $_8$ for × 18, I/O $_0$ -I/O $_7$ for × 16) of the memory array. For read operations both the LB and OE signals must be asserted to drive output data on the lower byte of the data pins. | | UB <sub>L</sub> | UB <sub>R</sub> | Upper Byte Select Input. Same function as $\overline{LB}$ , but to the upper byte (I/O <sub>8/9L</sub> -I/O <sub>15/17L</sub> ). | | ŌĒL | ŌE <sub>R</sub> | Output Enable Input. This signal must be asserted LOW to enable the I/O data pins during read operations. | | $R/\overline{W}_L$ | R/W <sub>R</sub> | <b>Read/Write Enable Input</b> . This signal is asserted LOW to write to the dual port memory array. For read operations, assert this pin HIGH. | | FT/PIPE <sub>L</sub> | FT/PIPE <sub>R</sub> | Flow Through/Pipelined Select Input. For flow through mode operation, assert this pin LOW. For pipelined mode operation, assert this pin HIGH. | | GND | | Ground Input. | | NC | | No Connect. | | $V_{CC}$ | | Power Input. | #### Note 10. See Figure 4 on page 8 for Load Conditions. #### **Functional Overview** The CY7C09269V/79V/89V and CY7C09369V/89V are high speed 3.3 V synchronous CMOS 16K, 32K, and 64K × 16 and 16K and 64K × 18 dual-port static RAMs. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory $^{[11]}$ . Registers on control, address, and data lines allow for minimal setup and hold times. In pipelined output mode, data is registered for decreased cycle time and clock to data valid $t_{CD2}$ = 7.5 ns $^{[12]}$ (pipelined). Flow through mode can also be used to bypass the pipelined output register to eliminate access latency. In flow through mode, data is available $t_{CD1}$ = 18 ns after the address is clocked into the device. Pipelined output or flow through mode is selected through the $\overline{\text{FT}}/\text{Pipe}$ pin. Each port contains a burst counter on the input address register. The internal write pulse width is independent of the LOW to HIGH transition of the clock signal. The internal write pulse is self timed to allow the shortest possible cycle times. A HIGH on $\overline{\text{CE}}_0$ or LOW on $\text{CE}_1$ for one clock cycle powers down the internal circuitry to reduce the static power consumption. The use of multiple Chip Enables enables easier banking of multiple chips for depth expansion <u>configurations</u>. In the pipelined mode, one cycle is required with $\overline{\text{CE}}_0$ LOW and $\text{CE}_1$ HIGH to reactivate the outputs. Counter enable inputs are provided to stall the operation of the address input and use the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter increments on each LOW to HIGH transition of that port's clock signal. This reads/writes one word from or into each successive address location, until CNTEN is deasserted. The counter can address the entire memory array and loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. All parts are available in 100-pin Thin Quad Plastic Flatpack (TQFP) packages. #### Notes 11. When writing simultaneously to the same location, the final value cannot be guaranteed. 12. See Figure 4 on page 8 for Load Conditions. # **Maximum Ratings** Exceeding maximum ratings [13] may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ......–55 °C to +125 °C Supply Voltage to Ground Potential .....-0.5 V to +4.6 V DC Voltage Applied to Outputs | DC Input Voltage | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | |---------------------------------------------------------|--------------------------------------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | > 1100 V | | Latch up Current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|------------------| | Commercial | 0 °C to +70 °C | $3.3~V\pm300~mV$ | | Industrial | -40 °C to +85 °C | $3.3~V\pm300~mV$ | ### **Electrical Characteristics** Over the Operating Range | | | CY7C09269V/79V/89V<br>CY7C09369V/89V | | | | | | | | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------|-----|-----|-----|-----|-----|-----|-----|------|----| | Parameter | Description | | <b>-7</b> <sup>[14]</sup> | | -9 | | | -12 | | | Unit | | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | V <sub>OH</sub> | Output HIGH Voltage (V <sub>CC</sub> = Min, I <sub>OH</sub> | = -4.0 mA) | 2.4 | _ | _ | 2.4 | - | _ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW Voltage (V <sub>CC</sub> = Min, I <sub>OH</sub> | = +4.0 mA) | - | _ | 0.4 | _ | _ | 0.4 | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | - | _ | 2.0 | _ | _ | 2.0 | - | _ | V | | V <sub>IL</sub> | Input LOW Voltage | | _ | - | 0.8 | _ | _ | 0.8 | _ | - | 0.8 | V | | I <sub>OZ</sub> | Output Leakage Current | -10 | _ | 10 | -10 | _ | 10 | -10 | _ | 10 | μА | | | I <sub>CC</sub> | Operating Current | Commercial | _ | 155 | 275 | _ | 135 | 230 | _ | 115 | 180 | mA | | | (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA)<br>Outputs Disabled | Industrial | _ | 275 | 390 | _ | 185 | 300 | _ | _ | _ | mA | | I <sub>SB1</sub> | Standby Current | Commercial | _ | 25 | 85 | _ | 20 | 75 | _ | 20 | 70 | mA | | | (Both Ports TTL Level) [15] $CE_L \& CE_R \ge V_{IH}, f = f_{MAX}$ | Industrial | - | 85 | 120 | - | 35 | 85 | - | - | - | mA | | I <sub>SB2</sub> | Standby Current | Commercial | _ | 105 | 165 | _ | 95 | 155 | _ | 85 | 140 | mA | | | (One Port TTL Level) [15] $CE_L \mid CE_R \ge V_{IH}$ , $f = f_{MAX}$ | Industrial | 1 | 165 | 210 | 1 | 105 | 165 | 1 | 1 | 1 | mA | | I <sub>SB3</sub> | Standby Current | Commercial | - | 10 | 250 | - | 10 | 250 | - | 10 | 250 | μΑ | | | (Both Ports CMOS Level) [15] $CE_L \& CE_R \ge V_{CC} - 0.2 \text{ V}, f = 0$ | Industrial | ı | 10 | 250 | ı | 10 | 250 | ı | ı | 1 | μΑ | | I <sub>SB4</sub> | Standby Current | Commercial | - | 95 | 125 | - | 85 | 115 | 1 | 75 | 100 | mA | | | $\frac{\text{(One Port CMOS Level)}}{\text{CE}_{L} \mid \text{CE}_{R} \ge \text{V}_{IH}, \text{ f} = \text{f}_{MAX}}$ | Industrial | - | 125 | 170 | _ | 95 | 125 | _ | _ | _ | mA | # Capacitance | Parameter [16] | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | 10 | pF | - 13. The voltage on any input or I/O pin can not exceed the power pin during power up. - 14. See Figure 4 on page 8 for Load Conditions. - 15. $\overline{\text{CE}}_{\text{L}}$ and $\overline{\text{CE}}_{\text{R}}$ are internal signals. To select either the left or right port, both $\overline{\text{CE}}_{0}$ and $\text{CE}_{1}$ must be asserted to their active states $(\overline{\text{CE}}_{0} \leq \text{V}_{\text{IL}} \text{ and } \text{CE}_{1} \geq \text{V}_{\text{IH}})$ . - 16. Tested initially and after any design or process changes that may affect these parameters. ## **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms Figure 4. AC Test Loads (Applicable to -7 only) [17] ### (a) Load 1 (-7 only) (b) Load Derating Curve Note 17. Test Conditions: C = 10 pF. # **Switching Characteristics** Over the Operating Range | | | CY7C09269V/79V/89V<br>CY7C09369V/89V | | | | | | | | |----------------------------|------------------------------------------|--------------------------------------|------|----------|-----|-----|-----|------|--| | Parameter | Description | -7 | [18] | - | 9 | -12 | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | f <sub>MAX1</sub> | f <sub>Max</sub> Flow Through | _ | 45 | _ | 40 | _ | 33 | MHz | | | f <sub>MAX2</sub> | f <sub>Max</sub> Pipelined | _ | 83 | _ | 67 | _ | 50 | MHz | | | t <sub>CYC1</sub> | Clock Cycle Time - Flow Through | 22 | _ | 25 | _ | 30 | _ | ns | | | t <sub>CYC2</sub> | Clock Cycle Time - Pipelined | 12 | _ | 15 | _ | 20 | _ | ns | | | t <sub>CH1</sub> | Clock HIGH Time - Flow Through | 7.5 | _ | 12 | _ | 12 | _ | ns | | | t <sub>CL1</sub> | Clock LOW Time - Flow Through | 7.5 | _ | 12 | _ | 12 | _ | ns | | | t <sub>CH2</sub> | Clock HIGH Time - Pipelined | 5 | _ | 6 | _ | 8 | _ | ns | | | t <sub>CL2</sub> | Clock LOW Time - Pipelined | 5 | _ | 6 | _ | 8 | _ | ns | | | t <sub>R</sub> | Clock Rise Time | _ | 3 | _ | 3 | _ | 3 | ns | | | t <sub>F</sub> | Clock Fall Time | _ | 3 | _ | 3 | _ | 3 | ns | | | t <sub>SA</sub> | Address Set-Up Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HA</sub> | Address Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SC</sub> | Chip Enable Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HC</sub> | Chip Enable Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SW</sub> | R/W Set-Up Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HW</sub> | R/W Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SD</sub> | Input Data Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HD</sub> | Input Data Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SAD</sub> | ADS Set-Up Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HAD</sub> | ADS Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SCN</sub> | CNTEN Setup Time | 4.5 | _ | 5 | _ | 5 | _ | ns | | | t <sub>HCN</sub> | CNTEN Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>SRST</sub> | CNTRST Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | | t <sub>HRST</sub> | CNTRST Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | | t <sub>OE</sub> | Output Enable to Data Valid | _ | 9 | _ | 10 | _ | 12 | ns | | | t <sub>OLZ</sub> [19, 20] | OE to Low Z | 2 | _ | 2 | _ | 2 | _ | ns | | | t <sub>OHZ</sub> [19, 20] | OE to High Z | 1 | 7 | 1 | 7 | 1 | 7 | ns | | | t <sub>CD1</sub> | Clock to Data Valid - Flow Through | _ | 18 | _ | 20 | _ | 25 | ns | | | t <sub>CD2</sub> | Clock to Data Valid - Pipelined | _ | 7.5 | _ | 9 | _ | 12 | ns | | | t <sub>DC</sub> | Data Output Hold After Clock HIGH | 2 | _ | 2 | _ | 2 | _ | ns | | | t <sub>CKHZ</sub> [19, 20] | Clock HIGH to Output High Z | 2 | 9 | 2 | 9 | 2 | 9 | ns | | | t <sub>CKLZ</sub> [19, 20] | Clock HIGH to Output Low Z | 2 | _ | 2 | _ | 2 | _ | ns | | | Port to Port I | <u> </u> | L | I | <u> </u> | 1 | 1 | I | 1 | | | t <sub>CWDD</sub> | Write Port Clock HIGH to Read Data Delay | _ | 35 | _ | 40 | _ | 40 | ns | | | t <sub>CCS</sub> | Clock to Clock Setup Time | <u> </u> | 10 | _ | 15 | _ | 15 | ns | | Notes 18. See Figure 4 on page 8 for Load Conditions. 19. Test conditions used are Load 2. 20. This parameter is guaranteed by design, but it is not production tested. # **Switching Waveforms** Figure 5. Read Cycle for Flow Through Output ( $\overline{\text{FT}}/\text{PIPE} = V_{\text{IL}}$ ) [21, 22, 23, 24] CLK t<sub>HC</sub> **ADDRESS** $\mathsf{DATA}_\mathsf{OUT}$ OE toE -Figure 6. Read Cycle for Pipelined Operation ( $\overline{FT}/PIPE = V_{IH}$ ) [21, 22, 23, 24] t<sub>CH2</sub>-CLK t<sub>HC</sub> **ADDRESS** 1 Latency $\mathsf{DATA}_\mathsf{OUT}$ toLZ OE - 21. OE is asynchronously controlled; all other inputs are synchronous to the rising clock edge. 22. ADS = V<sub>IL</sub>, CNTEN and CNTRST = V<sub>IH</sub>. 23. The output is disabled (high impedance state) by CE<sub>0</sub>=V<sub>IH</sub> or CE<sub>1</sub> = V<sub>IL</sub> following the next rising edge of the clock. 24. Addresses do not have to be accessed sequentially since ADS = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK. Numbers are for reference only. Figure 7. Bank Select Pipelined Read [25, 26] $t_{CYC2}$ t<sub>CH2</sub>-CLK $t_{HA}$ ADDRESS<sub>(B1)</sub> $t_{CD2}$ tsc t<sub>CD2</sub> tCKHZ $t_{CD2}$ tCKHZ $D_3$ DATA<sub>OUT(B1)</sub> $t_{HA}$ ADDRESS<sub>(B2)</sub> tsc $t_{CD2}$ t<sub>CKHZ</sub> $t_{CD2}$ DATA<sub>OUT(B2)</sub> $t_{CKLZ}$ t<sub>CKLZ</sub> Figure 8. Left Port Write to Flow Through Right Port Read $^{[27,\,28,\,29,\,30]}$ - Notes 25. In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each Bank consists of one Cypress dual-port device from this datasheet. ADDRESS<sub>(B1)</sub> = ADDRESS<sub>(B2)</sub>. 26. UB, LB, OE and ADS = V<sub>IL</sub>: CE<sub>1</sub>(B1), CE<sub>1</sub>(B2), R/W, CNTEN, and CNTRST = V<sub>IH</sub>. 27. The same waveforms apply for a right port write to flow through left port read. 28. CE<sub>0</sub>, UB, LB, and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. 29. OE = V<sub>IL</sub> for the Right Port, which is being read from. OE = V<sub>IH</sub> for the Left Port, which is being written to. 30. It t<sub>CCS</sub> ≤ maximum specified, then data from right port READ is not valid until the maximum specified for t<sub>CWDD</sub>. If t<sub>CCS</sub>>maximum specified, then data is not valid until t<sub>CCS</sub> + t<sub>CD1</sub>. t<sub>CWDD</sub> does not apply in this case. Figure 10. Pipelined Read-to-Write-to-Read (OE Controlled) [31, 32, 33, 34] - 31. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only. - 32. Output state (High, LOW, or high impedance) is determined by the previous cycle control signals. - 33. $\overline{\text{CE}_0}$ and $\overline{\text{ADS}} = V_{\text{IL}}$ ; $\overline{\text{CE}_1}$ , $\overline{\text{CNTEN}}$ , and $\overline{\text{CNTRST}} = V_{\text{IH}}$ . - 34. During "No Operation", data in memory at the selected address may be corrupted and must be rewritten to ensure data integrity. Figure 11. Flow Through Read-to-Write-to-Read ( $\overline{OE}$ = $V_{IL}$ ) [35, 36, 37, 38] Notes 35. $\overline{ADS} = V_{IL}$ , $\overline{CNTEN}$ and $\overline{CNTRST} = V_{IH}$ . 36. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only. 37. $\overline{CE}_0$ and $\overline{ADS} = V_{IL}$ ; $\overline{CE}_1$ , $\overline{CNTEN}$ , and $\overline{CNTRST} = V_{IH}$ . 38. During "No Operation", data in memory at the selected address may be corrupted and must be rewritten to ensure data integrity. Figure 12. Flow Through Read-to-Write-to-Read (OE Controlled) [39, 40, 41, 42, 43] Notes 39. ADS = $V_{IL}$ , $\overline{CNTEN}$ and $\overline{CNTRST} = V_{IH}$ . <sup>40.</sup> Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only. <sup>41.</sup> $\overline{CE}_0$ and $\overline{ADS} = V_{IL}$ ; $\overline{CE}_1$ , $\overline{CNTEN}$ , and $\overline{CNTRST} = V_{IH}$ . 42. During "No Operation", data in memory at the selected address may be corrupted and must be rewritten to ensure data integrity. 43. Output state (High, LOW, or high impedance) is determined by the previous cycle control signals. Figure 13. Pipelined Read with Address Counter Advance [44] Figure 14. Flow Through Read with Address Counter Advance $^{[44]}$ Figure 15. Write with Address Counter Advance (Flow Through or Pipelined Outputs) [45, 46] Notes 45. $\overline{\text{CE}_0}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ , and $R/\overline{W} = V_{\text{IL}}$ ; $\text{CE}_1$ and $\overline{\text{CNTRST}} = V_{\text{IH}}$ . 46. The "Internal Address" is equal to the "External Address" when $\overline{\text{ADS}} = V_{\text{IL}}$ and equals the counter output when $\overline{\text{ADS}} = V_{\text{IH}}$ . Figure 16. Counter Reset (Pipelined Outputs) $^{[47,\,48,\,49,\,50]}$ <sup>47.</sup> Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only. 48. Output state (High, LOW, or high impedance) is determined by the previous cycle control signals. 49. $\overline{CE}_0$ , $\overline{UB}$ , and $\overline{LB} = V_{IL}$ ; $\overline{CE}_1 = V_{IH}$ . 50. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. # **Read/Write and Enable Operation** The Read/Write and Enable Operation is described as follows. [51, 52, 53] | | | Inputs | | | Outputs | Operation | |----|-----|-----------------|-----------------|-----|-------------------------------------|----------------------------| | OE | CLK | CE <sub>0</sub> | CE <sub>1</sub> | R/W | I/O <sub>0</sub> -I/O <sub>17</sub> | - Operation | | X | 7 | Н | X | Х | High Z | Deselected <sup>[54]</sup> | | X | 7 | Х | L | Х | High Z | Deselected <sup>[54]</sup> | | X | 7 | L | Н | L | D <sub>IN</sub> | Write | | L | 7 | L | Н | Н | D <sub>OUT</sub> | Read <sup>[55]</sup> | | Н | Х | L | Н | Х | High Z | Outputs Disabled | # **Address Counter Control Operation** The Address Counter Control Operation is described as follows. [51, 56, 57, 58] | Address | Previous<br>Address | CLK | ADS | CNTEN | CNTRST | I/O | Mode | Operation | |----------------|---------------------|-----|-----|-------|--------|-----------------------|-----------|--------------------------------------------------| | Х | Х | 4 | Х | Х | L | D <sub>out(0)</sub> | Reset | Counter Reset to Address 0 | | A <sub>n</sub> | Х | 4 | L | Х | Н | D <sub>out(n)</sub> | Load | Address Load into Counter | | X | A <sub>n</sub> | 4 | Н | Н | Н | D <sub>out(n)</sub> | Hold | External Address Blocked — Counter Disabled | | Х | A <sub>n</sub> | | Н | L | Н | D <sub>out(n+1)</sub> | Increment | Counter Enabled — Internal Address<br>Generation | **Notes**51. "X" = "Don't Care", "H" = V<sub>IH</sub>, "L" = V<sub>IL</sub>. <sup>52.</sup> ADS, CNTEN, CNTRST = "Don't Care". <sup>53.</sup> OE is an asynchronous input signal. 54. When CE changes state in the pipelined mode, deselection and read happen in the following clock cycle. 55. ADS = V<sub>IL</sub>, CNTEN and CNTRST = V<sub>IH</sub>. 56. CE<sub>0</sub> and OE = V<sub>IL</sub>; CE<sub>1</sub> and R/W = V<sub>IH</sub>. <sup>57.</sup> Data shown for flow through mode; pipelined mode output is delayed by one cycle. 58. Counter operation is independent of $\overline{CE}_0$ and $CE_1$ . # **Ordering Information** ## 16K x 16 3.3 V Synchronous Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|-----------------|--------------------|------------------------|--------------------| | 9 | CY7C09269V-9AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | ## 32K x 16 3.3 V Synchronous Dual-Port SRAM | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------------|------------------|--------------------|------------------------|--------------------| | 7.5 <sup>[59]</sup> | CY7C09279V-7AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | | 12 | CY7C09279V-12AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | ## 64K × 16 3.3 V Synchronous Dual-Port SRAM | Speed (ns) | Ordering Code Package Diagram | | Package Type | Operating<br>Range | |------------|-------------------------------|----------|------------------------|--------------------| | 9 | CY7C09289V-9AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | | | CY7C09289V-9AXI | 51-85048 | 100-pin TQFP (Pb-free) | Industrial | | 12 | CY7C09289V-12AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | ## 16K × 18 3.3 V Synchronous Dual-Port SRAM | peed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |--------------|------------------|--------------------|------------------------|--------------------| | 12 | CY7C09369V-12AXC | 51-85048 | 100-pin TQFP (Pb-free) | Commercial | ## 64K × 18 3.3 V Synchronous Dual-Port SRAM | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|-------------------------|--------------------|--------------|--------------------| | 9 | CY7C09389V-9AI 51-85048 | | 100-pin TQFP | Industrial | ## **Ordering Code Definitions** # **Package Diagrams** Figure 17. 100-pin TQFP (14 × 14 × 1.4 mm) A100SA Package Outline, 51-85048 51-85048 \*J # **Acronyms** | Acronym Description | | | | |---------------------|-----------------------------------------|--|--| | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | I/O | Input/Output | | | | ŌĒ | Output Enable | | | | SRAM | Static Random Access Memory | | | | TQFP | Thin Quad Flat Pack | | | | TTL | Transistor-Transistor Logic | | | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degree Celsius | | | | MHz | megahertz | | | | μΑ | microampere | | | | mA | milliampere | | | | mm | millimeter | | | | mV | millivolt | | | | ns | nanosecond | | | | Ω | ohm | | | | % | percent | | | | pF | picofarad | | | | V | volt | | | # **Document History Page** | Document Number: 38-06056 | | | | | |---------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 110215 | 12/18/01 | SZV | Change from Spec number: 38-00668 to 38-06056 | | *A | 122306 | 12/27/02 | RBI | Updated Maximum Ratings: Added Power up requirements. | | *B | 344354 | See ECN | PCX | Updated Ordering Information (Added Pb-Free Parts). | | *C | 2678221 | 03/25/2009 | VKN /<br>AESA | Updated Ordering Information (Added CY7C09379V-12AXCT part). Updated Package Diagrams (updated spec 51-85048 to *C). | | *D | 2896210 | 03/22/2010 | RAME | Updated Ordering Information. Updated Package Diagrams. | | *E | 3111417 | 12/15/2010 | ADMU | Updated Ordering Information. Added Ordering Code Definitions. | | *F | 3124048 | 12/30/2010 | ADMU | No technical updates. | | *G | 3352110 | 08/23/2011 | ADMU | Updated Features (Removed CY7C09379V information and also removed speed bin information). Updated Pin Configurations (Removed CY7C09379V information). Updated Selection Guide (Removed CY7C09379V information and also removed -6 speed bin information). Updated Functional Overview (Removed CY7C09379V information). Updated Electrical Characteristics (Removed CY7C09379V information and also removed -6 speed bin information). Updated AC Test Loads and Waveforms (Removed -6 speed bin information Updated Switching Characteristics (Removed CY7C09379V information and also removed -6 speed bin information). Updated Ordering Information (Removed part CY7C09279V-7AC). Updated Package Diagrams. Added Acronyms and Units of Measure. Updated to new template. | | *H | 3402091 | 10/12/2011 | ADMU | Updated Ordering Information (Removed pruned part CY7C09289V-9AI). Updated Package Diagrams. | | * | 3680923 | 08/01/2012 | ADMU /<br>SMCH | Updated Pin Configurations (Updated Figure 2). Updated Switching Characteristics (Changed name of parameter from t <sub>CKZ</sub> to t <sub>CKHZ</sub> , changed name of parameter from t <sub>CKZ</sub> to t <sub>CKLZ</sub> in the next correspondir row). Updated Switching Waveforms (Updated Figure 15). Updated Address Counter Control Operation. Updated Ordering Information (Removed pruned part CY7C09289V-9AC). Updated Package Diagrams (spec 51-85048 (Changed revision from *E to *G)). | | *J | 3859909 | 01/07/2013 | SMCH | Updated Ordering Information (Updated part numbers). | | *K | 4580622 | 11/27/2014 | SMCH | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end Updated Package Diagrams: spec 51-85048 – Changed revision from *G to *I. | | *L | 4918880 | 09/14/2015 | VINI | Updated Ordering Information (Updated part numbers). Updated to new template. Completing Sunset Review. | # **Document History Page** (continued) | Document Title: CY7C09269V/79V/89V/CY7C09369V/89V, 3.3 V 16K / 32K / 64K × 16 / 18 Synchronous Dual-Port Static RAM Document Number: 38-06056 | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | | *M | 5183282 | 03/21/2016 | VINI | Updated Pin Configurations: Updated Figure 1 (Fixed typo error in pin number 50). Updated Package Diagrams: spec 51-85048 – Changed revision from *I to *J. Updated to new template. Completing Sunset Review. | | Document Number: 38-06056 Rev. \*M ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** **USB** Controllers Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface Lighting & Power Control Memory **PSoC** Touch Sensing cypress.com/interface cypress.com/powerpsoc cypress.com/memory cypress.com/psoc cypress.com/touch cypress.com/usb cypress.com/wireless ## PSoC® Solutions cypress.com/psoc PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Community | Forums | Blogs | Video | Training **Technical Support** cypress.com/support © Cypress Semiconductor Corporation 2001-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable, license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 38-06056 Rev. \*M Revised March 21, 2016 Page 25 of 25