## 512K x 36/1M x 18 Pipelined DCD SRAM #### **Features** - Fast clock speed: 200, 167, 150, 133 MHz - Provide high-performance 3-1-1-1 access rate - Fast OE access times: 3.0, 3.4, 3.8, and 4.2 ns - · Optimal for depth expansion - 3.3V (-5% / +10%) power supply - Common data inputs and data outputs - Byte Write Enable and Global Write control - · Double-cycle deselect - · Chip enable for address pipeline - · Address, data, and control registers - · Internally self-timed Write cycle - Burst control pins (interleaved or linear burst sequence) - Automatic power-down available using ZZ mode or CE deselect - High-density, high-speed packages - JTAG boundary scan for BGA packaging version - Automatic power down available using ZZ mode or CE deselect #### **Functional Description** The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced single-layer polysilicon, triple-layer metal technology. Each memory cell consists of six transistors. The CY7C1386B and CY7C1387B SRAMs integrate 524,288 × 36 and 1,048,576 × 18 SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include <u>all</u> addresses, data inputs, <u>address-pipelining Chip</u> Enables (CEs), burst control inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb, BWc, BWd and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable $(\overline{OE})$ and burst mode control (MODE). $DQ_{a,b,c,d}$ and $DP_{a,b,c,d}$ apply to CY7C1386B and $DQ_{a,b}$ and $DP_{a,b}$ apply to CY7C1387B. a, b, c, and d each are 8 bits wide in the case of DQ and 1 bit wide in the case of DP. Addresses and chip enables <u>are</u> registered with either Address <u>Status</u> Processor (ADSP) or Address Status Controller (ADSC) input pins. Subsequent burst addresses can <u>be internally</u> generated as controlled by the Burst Advance Pin (ADV). Address, data inputs, and write controls are registered on-chip to initiate self-timed Write cycles. Write cycles can be one to four bytes wide as controlled by the write control inputs. Individual byte write allows individual byte to be written. BWa controls DQa and DQPa. BWb controls DQb and DQPb. BWc controls DQc and DQPd. BWd controls DQd-DQd and DQPd. BWa, BWb, BWc, and BWd can be active only with BWE LOW. GW LOW causes all bytes to be written. Write pass-through capability allows written data available at the output for the immediately next Read cycle. This device also incorporates pipelined enable circuit for easy depth expansion without penalizing system performance. The CY7C1386B and CY7C1387B are both double-cycle deselect parts. All inputs and outputs of the CY7C1386B and the CY7C1387B are JEDEC-standard JESD8-5-compatible. #### **Selection Guide** | | 200 MHz | 167 MHz | 150 MHz | 133 MHz | Unit | |------------------------------|---------|---------|---------|---------|------| | Maximum Access Time | 3 | 3.4 | 3.8 | 4.2 | ns | | Maximum Operating Current | 315 | 285 | 265 | 245 | mA | | Maximum CMOS Standby Current | 20 | 20 | 20 | 20 | mA | ### Logic Block Diagram CY7C1386B — 512K × 36 ### Logic Block Diagram CY7C1387B — 1M × 18 ### **Pin Configurations** ### Pin Configurations (continued) # 119-Ball BGA — Top View CY7C1386B (512K × 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|------------------|----------|-----------------|-----------------|----------|----------|--------------------| | Α | V <sub>DDQ</sub> | Α | Α | ADSP | Α | A | V <sub>DDQ</sub> | | В | NC | Α | Α | ADSC | Α | Α | NC | | С | NC | Α | Α | V <sub>DD</sub> | Α | Α | NC | | D | DQc | DQPc | V <sub>SS</sub> | NC | $V_{SS}$ | DQPb | DQb | | E | DQc | DQc | V <sub>SS</sub> | CE1 | $V_{SS}$ | DQb | DQb | | F | $V_{DDQ}$ | DQc | V <sub>SS</sub> | OE | $V_{SS}$ | DQb | $V_{\mathrm{DDQ}}$ | | G | DQc | DQc | BWc | ADV | BWb | DQb | DQb | | н | DQc | DQc | $V_{SS}$ | GW | $V_{SS}$ | DQb | DQb | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | DQd | DQd | $V_{SS}$ | CLK | $V_{SS}$ | DQa | DQa | | L | DQd | DQd | BWd | NC | BWa | DQa | DQa | | М | $V_{DDQ}$ | DQd | $V_{SS}$ | BWE | $V_{SS}$ | DQa | $V_{DDQ}$ | | N | DQd | DQd | $V_{SS}$ | A1 | $V_{SS}$ | DQa | DQa | | Р | DQd | DQPd | $V_{SS}$ | A0 | $V_{SS}$ | DQPa | DQa | | R | NC | Α | MODE | $V_{DD}$ | $V_{DD}$ | Α | NC | | Т | NC | 64M | Α | Α | Α | 32M | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ### CY7C1387B (1M × 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------|------|-----------------|-----------------|-----------------|----------|-----------| | Α | $V_{DDQ}$ | Α | Α | ADSP | Α | Α | $V_{DDQ}$ | | В | NC | Α | Α | ADSC | Α | Α | NC | | С | NC | Α | Α | V <sub>DD</sub> | Α | Α | NC | | D | DQb | NC | $V_{SS}$ | NC | $V_{SS}$ | DQPa | NC | | E | NC | DQb | $V_{SS}$ | CE1 | $V_{SS}$ | NC | DQa | | F | $V_{DDQ}$ | NC | V <sub>SS</sub> | OE | V <sub>SS</sub> | DQa | $V_{DDQ}$ | | G | NC | DQb | BWb | ADV | V <sub>SS</sub> | NC | DQa | | Н | DQb | NC | $V_{SS}$ | GW | $V_{SS}$ | DQa | NC | | J | $V_{DDQ}$ | VDD | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | NC | DQb | $V_{SS}$ | CLK | $V_{SS}$ | NC | DQa | | L | DQb | NC | $V_{SS}$ | NC | BWa | DQa | NC | | M | $V_{DDQ}$ | DQb | V <sub>SS</sub> | BWE | V <sub>SS</sub> | NC | $V_{DDQ}$ | | N | DQb | NC | $V_{SS}$ | A1 | $V_{SS}$ | DQa | NC | | Р | NC | DQPb | $V_{SS}$ | A0 | $V_{SS}$ | NC | DQa | | R | NC | Α | MODE | $V_{DD}$ | $V_{DD}$ | Α | NC | | Т | 64M | Α | Α | 32M | Α | Α | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ### Pin Configurations (continued) ### 165-Ball Bump FBGA ### CY7C1386B (512K × 36) — 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|----------|-----------------|-----------------|-----------------|----------|-----------|-----|------| | Α | NC | Α | Œ <sub>1</sub> | BWc | BWb | CE <sub>3</sub> | BWE | ADSC | ADV | Α | NC | | В | NC | Α | CE <sub>2</sub> | BWd | BWa | CLK | GW | ŌĒ | ADSP | Α | 128M | | С | DPc | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPb | | D | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | Е | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | F | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | G | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | Н | NC | $V_{SS}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | K | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | L | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | M | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | N | DPd | NC | $V_{DDQ}$ | $V_{SS}$ | NC | Α | NC | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | Р | NC | 64M | Α | Α | TDI | A1 | TDO | Α | Α | Α | Α | | R | MODE | 32M | Α | Α | TMS | A0 | TCK | Α | Α | Α | Α | ### CY7C1387B (1M × 18) — 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------|-----|------| | Α | NC | Α | Œ <sub>1</sub> | BWb | NC | CE <sub>3</sub> | BWE | ADSC | ADV | Α | Α | | В | NC | Α | CE <sub>2</sub> | NC | BWa | CLK | GW | ŌĒ | ADSP | Α | 128M | | С | NC | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | D | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | E | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | F | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | G | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | Н | NC | $V_{SS}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | K | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | L | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | М | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | N | DPb | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | Α | NC | V <sub>SS</sub> | $V_{DDQ}$ | NC | NC | | Р | NC | 64M | Α | Α | TDI | A1 | TDO | Α | Α | Α | Α | | R | MODE | 32M | А | А | TMS | A0 | TCK | Α | Α | Α | Α | ### **Pin Definitions** | Name | I/O | Description | |----------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0<br>A1<br>A | Input-<br>Synchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. A <sub>[1:0]</sub> feeds the 2-bit counter. | | BWa<br>BWb<br>BWc<br>BWd | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | <b>Global Write Enable input, active LOW</b> . When asserted LOW on the rising edge of CLK, a global Write is conducted (ALL bytes are written, regardless of the values on $\overline{\text{BW}}_{\text{a,b,c,d}}$ and $\overline{\text{BWE}}$ ). | | BWE | Input-<br>Synchronous | <b>Byte Write Enable input, active LOW.</b> Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | Input-Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{ADV}$ is asserted LOW during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 input, active $\underline{LOW}$ . Sampled on the rising edge of $\underline{CLK}$ . Used in conjunction with $\underline{CE}_2$ and $\underline{CE}_3$ to select/deselect the device. $\underline{ADSP}$ is ignored if $\underline{CE}_1$ is HIGH. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 input, active $\underline{\text{HIGH}}$ . Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device (TQFP only). | | Œ <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ to select/deselect the device (TQFP only). | | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, A is captured in the address registers. A $_{[1:0]}$ are also loaded into the burst counter. When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. $\overline{ASDP}$ is ignored when $\overline{CE}_1$ is deasserted HIGH. | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $A_{[x:0]}$ is captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. | | MODE | Input-Pin | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DDQ}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. | | ZZ | Input-<br>Asynchronous | <b>ZZ</b> "sleep" input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. | | DQa, DPa<br>DQb, DPb<br>DQc, DPc<br>DQd, DPd | I/O-<br>Synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A <sub>X</sub> during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQx and DPx are placed in a three-state condition.DQ a,b,c and d are 8 bits wide. DP a,b,c and d are 1 bit wide. | ### **Pin Definitions** | Name | I/O | Description | |--------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------| | TDO | JTAG serial output synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK (BGA only). | | TDI | JTAG serial input synchronous | <b>Serial data-in to the JTAG circuit</b> . Sampled on the rising edge of TCK (BGA only). | | TMS | Test Mode Select synchronous | This pin controls the Test Access Port (TAP) state machine. Sampled on the rising edge of TCK (BGA only). | | TCK | JTAG serial clock | Serial clock to the JTAG circuit (BGA only). | | V <sub>DD</sub> | Power supply | <b>Power supply inputs to the core of the device</b> . Should be connected to 3.3V –5% +10% power supply. | | V <sub>SS</sub> | Ground | <b>Ground for the core of the device</b> . Should be connected to ground of the system. | | $V_{DDQ}$ | I/O Power<br>Supply | <b>Power supply for the I/O circuitry</b> . Should be connected to a 2.5V –5% or a 3.3V –5% +10% power supply (see page 20). | | V <sub>SSQ</sub> | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. | | NC | _ | No connects. Pins are not internally connected. | | 32M<br>64M<br>128M | - | No connects. Reserved for address expansion. Pins are not internally connected. | #### Introduction #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 4.2 ns (133-MHz device). The CY7C1386B/ supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium<sup>®</sup> and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{BW}_{a,b,c,d}$ for 1386B and BW<sub>a,b</sub> for 1387B) inputs. A Global Write Enable ( $\overline{GW}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Synchronous Chip Selects $(\overline{CE}_1, \underline{CE}_2, \overline{CE}_3 \text{ for TQFP} / \overline{CE}_1 \text{ for BGA})$ and an asynchronous $\overline{OE}$ provide for easy bank selection and output three-state control. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. ### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) chip selects are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 4.2 ns (133-MHz device) if OE is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. The CY7C1386B/CY7C1387B are double-cycle deselect parts. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately after the next clock rise. #### Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) chip select is asserted active. The address presented is loaded into the address register and the address advancement logic while being delivered to the RAM core. The Write signals $(\overline{GW}, \overline{BWE}, \text{ and } \overline{BWx})$ and $\overline{ADV}$ inputs are ignored during this first cycle. ADSP triggered write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQx inputs is written into the corresponding address location in the RAM core. If GW is HIGH, then the write operation is controlled by BWE and BWx signals. The CY7C1386B/CY7C1387B provides byte Write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write (BWa,b,c,d for CY7C1386B, and BWa,b for CY7C1387B) input will selectively write to only the desired bytes. Bytes not selected during a byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations. Because the CY7C1386B/CY7C1387B is a common I/O device, the $\overline{\text{OE}}$ must be deasserted HIGH before presenting data to the DQ inputs. Doing so will three-state the output drivers. As a safety precaution, DQ are automatically three-stated whenever a Write cycle is detected, regardless of the state of $\overline{\text{OE}}$ . #### Single Write Accesses Initiated by ADSC ADSC write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) chip select is asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and BWx) are asserted active to conduct a write to the desired byte(s). ADSC triggered write accesses require a single clock cycle to complete. The address presented to A<sub>[17:0]</sub> is loaded into the address register and the address advancement logic while being delivered to the RAM core. The ADV input is ignored during this cycle. If a Global Write is conducted, the data presented to the $\mathsf{DQ}_{[x:0]}$ is written into the corresponding address location in the RAM core. If a byte Write is conducted, only the selected bytes are written. Bytes not selected during a byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify Write operations. Because the CY7C1386B/CY7C1387B is a common I/O device, the $\overline{\text{OE}}$ must be deasserted HIGH before presenting data to the $DQ_{[x:0]}$ inputs. Doing so will three-state the output drivers. As a safety precaution, $DQ_{[x:0]}$ are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{\text{OE}}$ . #### **Burst Sequences** The CY7C1386B/CY7C1387B provides a two-bit wraparound counter, fed by $A_{[1:0]}$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium® applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. ### **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |---------------------|--------------------|--------------------|--------------------| | A <sub>[1:0]]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |--------------------|--------------------|--------------------|--------------------| | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of $t_{\rm ZZREC}$ after the ZZ input returns LOW. #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test<br>Conditions | Min. | Max. | Unit | |--------------------|----------------------------------|------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode<br>standby<br>current | $ZZ \ge V_{DD} - 0.2V$ | | 20 | mA | | t <sub>ZZS</sub> | Device<br>operation to<br>ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery<br>time | ZZ <u>&lt;</u> 0.2V | 2t <sub>CYC</sub> | | ns | ### **Cycle Descriptions**<sup>[1,2,3,4]</sup> | Next Cycle | Add. Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | OE | DQ | Write | |----------------|-----------|----|-----------------|-----------------|-----------------|------|------|-----|----|------|-------| | Unselected | None | 0 | Х | Х | Н | Х | L | Х | Х | Hi-Z | Х | | Unselected | None | 0 | Н | Х | L | L | Х | Х | Х | Hi-Z | Х | | Unselected | None | 0 | Х | L | L | L | Х | Х | Х | Hi-Z | Х | | Unselected | None | 0 | Н | Х | L | Н | L | Х | Х | Hi-Z | Х | | Unselected | None | 0 | Х | L | L | Н | L | Х | Х | Hi-Z | Х | | Begin Read | External | 0 | L | Н | L | L | Х | Х | Х | Hi-Z | Х | | Begin Read | External | 0 | L | Н | L | Н | L | Х | Х | Hi-Z | Read | | Continue Read | Next | 0 | Х | Х | Х | Н | Н | L | Н | Hi-Z | Read | | Continue Read | Next | 0 | Х | Х | Х | Н | Н | L | L | DQ | Read | | Continue Read | Next | 0 | Х | Х | Н | Х | Н | L | Н | Hi-Z | Read | | Continue Read | Next | 0 | Х | Х | Н | Х | Н | L | L | DQ | Read | | Suspend Read | Current | 0 | Х | Х | Х | Н | Н | Н | Н | Hi-Z | Read | | Suspend Read | Current | 0 | Х | Х | Х | Н | Н | Н | L | DQ | Read | | Suspend Read | Current | 0 | Х | Х | Н | Х | Н | Н | Н | Hi-Z | Read | | Suspend Read | Current | 0 | Х | Х | Н | Х | Н | Н | L | DQ | Read | | Begin Write | Current | 0 | Х | Х | Х | Н | Н | Н | Х | Hi-Z | Write | | Begin Write | Current | 0 | Х | Х | Н | Х | Н | Н | Х | Hi-Z | Write | | Begin Write | External | 0 | L | Н | L | Н | L | Х | Х | Hi-Z | Write | | Continue Write | Next | 0 | Х | Х | Х | Н | Н | L | Х | Hi-Z | Write | | Continue Write | Next | 0 | Х | Х | Н | Х | Н | L | Х | Hi-Z | Write | | Suspend Write | Current | 0 | Х | Х | Х | Н | Н | Н | Х | Hi-Z | Write | | Suspend Write | Current | 0 | Х | Х | Н | Х | Н | Н | Х | Hi-Z | Write | | ZZ "sleep" | None | 1 | Х | Х | Х | Х | Х | Х | Х | Hi-Z | Х | #### Notes: X = "Don't Care." H = HIGH. L = LOW. Write is defined by BWE, BWx, and GW. See Write Cycle Descriptions table. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are available only in the TQFP package. The BGA package has a single chip select CE<sub>1</sub>. ### **Write Cycle Descriptions**<sup>[5,6,7]</sup> | Function (1386B) | GW | BWE | BWd | BWc | BWb | BWa | |---------------------|----|-----|-----|-----|-----|-----| | Read | 1 | 1 | Х | Х | Х | Х | | Read | 1 | 0 | 1 | 1 | 1 | 1 | | Write Byte 0 - DQa | 1 | 0 | 1 | 1 | 1 | 0 | | Write Byte 1- DQb | 1 | 0 | 1 | 1 | 0 | 1 | | Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Write Byte 2 - DQc | 1 | 0 | 1 | 0 | 1 | 1 | | Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 | | Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 | | Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 | | Write Byte 3 - DQd5 | 1 | 0 | 0 | 1 | 1 | 1 | | Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 | | Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 | | Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 | | Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 | | Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 | | Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 | | Write All Bytes | 0 | Х | Х | Х | Х | Х | | Function (1387B) | GW | BWE | BWb | BWa | |---------------------------------------------------------|----|-----|-----|-----| | Read | 1 | 1 | Х | Х | | Read | 1 | 0 | 1 | 1 | | Write Byte 0 - DQ <sub>[7:0]</sub> and DP <sub>0</sub> | 1 | 0 | 1 | 0 | | Write Byte 1 - DQ <sub>[15:8]</sub> and DP <sub>1</sub> | 1 | 0 | 0 | 1 | | Write All Bytes | 1 | 0 | 0 | 0 | | Write All Bytes | 0 | Х | Х | Х | X = "Don't Care", 1 = Logic HIGH, 0 = Logic LQW. The <u>SRAM</u> always initiates a Read cycle when ADSP <u>asserted</u>, regardless of the state of GW, BWE, or BW<sub>x</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the Write cycle to allow the outputs to three-state. OE is a "don't care" for the remainder of the Write cycle. OE is asynchronous and is not sampled with the clock rise. It is masked internally during Write cycles. During a Read cycle DQ = High-Z when OE is inactive or when the device is deselected, and DQ = data when OE is active. ### IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1386B/CY7C1387B incorporates a serial boundary scan Test Access Port (TAP) in the FBGA package only. The TQFP package does not offer this functionality. This port operates in accordance with IEEE Standard 1149.1-1900, but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC standard 3.3V I/O logic levels. #### Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (V\_SS) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $\rm V_{DD}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a Reset state that will not interfere with the operation of the device. #### Test Access Port - Test Clock The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### **Test Mode Select** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. ### Test Data-In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any register. #### Test Data-Out (TDO) The TDO output pin is used to serially clock data-out from the registers. The e output is active depending upon the current state of the TAP state machine (see TAP Controller State Diagram). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. #### **Performing a TAP Reset** A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a high-Z state. ### **TAP Registers** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in the TAP Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a Reset state as described in the previous section. When the TAP controller is in the CaptureIR state, the two LSBs are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain states. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the input and output pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The x36 configuration has a 70-bit-long register, and the x18 configuration has a 51-bit-long register. The boundary scan register is loaded with the contents of the RAM Input and Output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the Input and Output ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. ### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Code table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals into the SRAM and cannot preload the Input or Output buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather it performs a capture of the Inputs and Output ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in the TAP controller, and therefore this device is not compliant to the 1149.1 standard. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE / PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the TAP controller is not fully 1149.1 compliant. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times (TCS and TCH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and $\overline{\text{CK}}$ captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. Note that since the PRELOAD part of the command is not implemented, putting the TAP into the Update to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. #### **Bypass** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. ### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ### **TAP Controller State Diagram** #### Note: 8. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. ### **TAP Controller Block Diagram** TAP Electrical Characteristics Over the Operating Range<sup>[9, 10]</sup> | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|---------------------|-----------------------------|-----------------------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | $I_{OH} = -4.0 \text{ mA}$ | 2.4 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu\text{A}$ | V <sub>DD</sub> - 0.2 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 8.0 mA | | 0.4 | V | | V <sub>OL2</sub> | Output LOW Voltage | I <sub>OL</sub> = 100 μA | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 1.7 | V <sub>DD</sub> + 0.3 | V | | $V_{IL}$ | Input LOW Voltage | | -0.5 | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | -5 | 5 | μΑ | <sup>9.</sup> All Voltage referenced to Ground. 10. Overshoot: V<sub>IH</sub>(AC)≤V<sub>DD</sub>+1.5V for t≤t<sub>TCYC</sub>/2, Undershoot:V<sub>IL</sub>(AC)≤0.5V for t≤t<sub>TCYC</sub>/2, Power-up: V<sub>IH</sub><2.6V and V<sub>DD</sub><2.4V and V<sub>DDQ</sub><1.4V for t<200 ms.</li> ### TAP AC Switching Characteristics Over the Operating Range<sup>[11,12]</sup> | Parameters | Description | Min. | Max. | Unit | |---------------------|-------------------------------|------|------|------| | t <sub>TCYC</sub> | TCK Clock Cycle Time | 100 | | ns | | t <sub>TF</sub> | TCK Clock Frequency | | 10 | MHz | | t <sub>TH</sub> | TCK Clock HIGH | 40 | | ns | | t <sub>TL</sub> | TCK Clock LOW | 40 | | ns | | Set-up Times | | • | | | | t <sub>TMSS</sub> | TMS Set-up to TCK Clock Rise | 10 | | ns | | t <sub>TDIS</sub> | TDI Set-up to TCK Clock Rise | 10 | | ns | | t <sub>CS</sub> | Capture Set-up to TCK Rise | 10 | | ns | | Hold Times | | · | | | | t <sub>TMSH</sub> | TMS Hold after TCK Clock Rise | 10 | | ns | | t <sub>TDIH</sub> | TDI Hold after Clock Rise | 10 | | ns | | t <sub>CH</sub> | Capture Hold after Clock Rise | 10 | | ns | | <b>Output Times</b> | | | | | | t <sub>TDOV</sub> | TCK Clock LOW to TDO Valid | | 20 | ns | | t <sub>TDOX</sub> | TCK Clock LOW to TDO Invalid | 0 | | ns | | | | | | | t<sub>CS</sub> and t<sub>CH</sub> refer to the set-up and hold time requirements of latching data from the boundary scan register. Test conditions are specified using the load in TAP AC test conditions. TR/TF = 1 ns. ### **TAP Timing and Test Conditions** ### **Identification Register Definitions** | Instruction Field | 512K × 36 | 1M × 18 | Description | |---------------------------|-------------|-------------|----------------------------------------------| | Revision Number (31:28) | XXXX | XXXX | Reserved for version number. | | Device Depth (27:23) | 00111 | 01000 | Defines depth of SRAM. 512K or 1M. | | Device Width (22:18) | 00100 | 00011 | Defines with of the SRAM. x36 or x18. | | Cypress Device ID (17:12) | XXXXX | xxxxx | Reserved for future use. | | Cypress JEDEC ID (11:1) | 00011100100 | 00011100100 | Allows unique identification of SRAM vendor. | | ID Register Presence (0) | 1 | 1 | Indicate the presence of an ID register. | ### **Scan Register Sizes** | Register Name | Bit Size (×18) | Bit Size (×36) | |---------------|----------------|----------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary Scan | 51 | 70 | ### **Identification Codes** | Instruction | Code | Description | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the Input/Output ring contents. Places the boundary scan register between the TDI and TDO. Forces all SRAM outputs to High-Z state. This instruction is not 1149.1-compliant. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the Input/Output contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the Input/Output ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. | | RESERVED | 101 | Do Not Use. This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | ### Boundary Scan Order (512K × 18) | Bit # | Signal<br>Name | Bump<br>ID | Bit # | Signal<br>Name | Bump<br>ID | |-------|----------------|------------|-------|----------------|------------| | 1 | Α | 2R | 36 | Α | 6B | | 2 | Α | 3T | 37 | BWa# | 5L | | 3 | Α | 4T | 38 | BWb# | 5G | | 4 | Α | 5T | 39 | BWc# | 3G | | 5 | Α | 6R | 40 | BWd# | 3L | | 6 | Α | 3B | 41 | Α | 2B | | 7 | Α | 5B | 42 | CE# | 4E | | 8 | DQa | 6P | 43 | Α | 3A | | 9 | DQa | 7N | 44 | Α | 2A | | 10 | DQa | 6M | 45 | DQc | 2D | | 11 | DQa | 7L | 46 | DQc | 1E | | 12 | DQa | 6K | 47 | DQc | 2F | | 13 | DQa | 7P | 48 | DQc | 1G | | 14 | DQa | 6N | 49 | DQc | 1D | | 15 | DQa | 6L | 50 | DQc | 1D | | 16 | DQa | 7K | 51 | DQc | 2E | | 17 | ZZ | 7T | 52 | DQc | 2G | | 18 | DQb | 6H | 53 | DQc | 1H | | 19 | DQb | 7G | 54 | NC | 5R | | 20 | DQb | 6F | 55 | DQd | 2K | | 21 | DQb | 7E | 56 | DQd | 1L | | 22 | DQb | 6D | 57 | DQd | 2M | | 23 | DQb | 7H | 58 | DQd | 1N | | 24 | DQb | 6G | 59 | DQd | 2P | | 25 | DQb | 6E | 60 | DQd | 1K | | 26 | DQb | 7D | 61 | DQd | 2L | | 27 | Α | 6A | 62 | DQd | 2N | | 28 | Α | 5A | 63 | DQd | 1P | | 29 | ADV# | 4G | 64 | MODE | 3R | | 30 | ADSP# | 4A | 65 | Α | 2C | | 31 | ADSC# | 4B | 66 | Α | 3C | | 32 | OE# | 4F | 67 | Α | 5C | | 33 | BWE# | 4M | 68 | Α | 6C | | 34 | GW# | 4H | 69 | A1 | 4N | | 35 | CLK | 4K | 70 | A0 | 4P | ### Boundary Scan Order (1M x 18) | Bit # | Signal<br>Name | Bump<br>ID | Bit # | Signal<br>Name | Bump<br>ID | |-------|----------------|------------|-------|----------------|------------| | 1 | Α | 2R | 36 | DQb | 2E | | 2 | Α | 2T | 37 | DQb | 2G | | 3 | Α | 3T | 38 | DQb | 1H | | 4 | Α | 5T | 39 | NC | 5R | | 5 | Α | 6R | 40 | DQb | 2K | | 6 | Α | 3B | 41 | DQb | 1L | | 7 | Α | 5B | 42 | DQb | 2M | | 8 | DQa | 7P | 43 | DQb | 1N | | 9 | DQa | 6N | 44 | DQb | 2P | | 10 | DQa | 6L | 45 | MODE | 3R | | 11 | DQa | 7K | 46 | Α | 2C | | 12 | ZZ | 7T | 47 | Α | 3C | | 13 | DQa | 6H | 48 | Α | 5C | | 14 | DQa | 7G | 49 | Α | 6C | | 15 | DQa | 6F | 50 | A1 | 4N | | 16 | DQa | 7E | 51 | A0 | 4P | | 17 | DQa | 6D | | | | | 18 | А | 6T | | | | | 19 | А | 6A | | | | | 20 | А | 5A | | | | | 21 | ADV# | 4G | | | | | 22 | ADSP# | 4A | | | | | 23 | ADSC# | 4B | | | | | 24 | OE# | 4F | | | | | 25 | BWE# | 4M | | | | | 26 | GW# | 4H | | | | | 27 | CLK | 4K | | | | | 28 | А | 6B | | | | | 29 | BWa# | 5L | | | | | 30 | BWb# | 3G | | | | | 31 | А | 2B | | | | | 32 | CE# | 4E | | | | | 33 | А | 3A | | | | | 34 | А | 2A | | | | | 35 | DQb | 1D | | | | | | | | _ | | | ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-55°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage on V<sub>DD</sub> Relative to GND ...... -0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State<sup>[13]</sup> ......-0.5V to V<sub>DDQ</sub> + 0.5V Current into Outputs (LOW)......20 mA | Static Discharge Voltage | >1500V | |--------------------------------|----------| | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 m A | ### **Operating Range** | Range | Ambient<br>Temp. <sup>[14.]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|-----------------------------------|------------------|------------------------| | Commercial | 0°C to +70°C | 3.3V<br>-5%/+10% | 2.5V -5%<br>3.3V + 10% | | Industrial | -40°C to +85°C | -570/+1070 | 3.37 + 10% | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Cond | ditions | Min. | Max. | Unit | |------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|----------|------| | $V_{DD}$ | Power Supply Voltage | 3.3V range | | 3.135 | 3.63 | V | | $V_{DDQ}$ | I/O Supply Voltage | 3.3V range | | 2.375 | 3.63 | V | | | | 2.5V range | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$ | 3.3V | 2.4 | | V | | | | $V_{DD} = Min., I_{OH} = -1.0 \text{ mA}$ | 2.5V | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$ | 3.3V | | 0.4 | V | | | | V <sub>DD</sub> = Min., I <sub>OH</sub> = 1.0 mA | 2.5V | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 3.3 V | 2.0 | | V | | | | | 2.5V | 1.7 | | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[13]</sup> | | 3.3V | -0.3 | 0.8 | V | | | | | 2.5V | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_{I} \le V_{DDQ}$ $Input = V_{SS}$ | | | 5 | μΑ | | | Input Current of MODE | | | -30 | 30 | μΑ | | | Input Current of ZZ | | | -30 | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_1 \le V_{DDQ_1}$ Output Dis | | 5 | μΑ | | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | ating Supply $V_{DD} = Max., I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{CYC}$ | 5.0-ns cycle, 200 MHz | | 315 | mA | | | | | 6.0-ns cycle, 167 MHz | | 285 | mA | | | | | 6.7-ns cycle, 150 MHz | | 265 | mA | | | | | 7.5-ns cycle, 133 MHz | | 245 | mA | | I <sub>SB1</sub> | Automatic CE | Max. V <sub>DD</sub> , Device | 5.0-ns cycle, 200 MHz | | 140 | mA | | | Power-Down Current—TTL Inputs | Deselected, $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{II}$ | 6.0-ns cycle, 167 MHz | | 120 | mA | | | Odiforit 112 inputs | $f = f_{MAX} = 1/t_{CYC}$ | 6.7-ns cycle, 150 MHz | | 110 | mA | | | | | 7.5-ns cycle, 133 MHz | | 105 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current—CMOS Inputs | | All speed grades | | 20 | mA | | I <sub>SB3</sub> | Automatic CE | Max. V <sub>DD</sub> , Device | 5.0-ns cycle, 200 MHz | | 110 | mA | | | Power-Down | Deselected, or V <sub>IN</sub> ≤ 0.3V or | 6.0-ns cycle, 167 MHz | | 100 | mA | | | Current—CMOS Inputs | $V_{IN} \ge V_{DDQ} - 0.3 \hat{V}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 6.7-ns cycle, 150 MHz | | 90 | mA | | | | 171.00 | 7.5-ns cycle, 133 MHz | | 85 | mA | | I <sub>SB4</sub> | Automatic CS<br>Power-Down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{Device} \\ &\text{Deselected}, \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{or} \text{V}_{IN} \leq \text{V}_{IL}, \text{f} = 0 \end{aligned}$ | All Speeds | | 50 | mA | <sup>13.</sup> Minimum voltage equals -2.0V for pulse durations of less than 20 ns 14. $T_A$ is the temperature. ### Capacitance<sup>[15]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------------|----------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz | 3 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V$ $V_{DDQ} = 3.3$ | 3 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | - DDQ - SIG | 3 | pF | ### AC Test Loads and Waveforms<sup>[16]</sup> ### Thermal Resistance<sup>[15]</sup> | Description | Test Conditions | Q <sub>JA</sub><br>(Junction to Ambient) | Q <sub>JC</sub><br>(Junction to Case) | Units | |--------------|---------------------------------------------------------------------------|------------------------------------------|---------------------------------------|-------| | 119 BGA | Still Air, soldered on a 114.3 × 101.6 × 1.57 mm3, | 41.54 | 6.33 | °C/W | | 165 FBGA | 2-layer board | 44.51 | 2.38 | °C/W | | 100-pin TQFP | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | 25 | 9 | °C/W | <sup>15.</sup> Tested initially and after any design or process changes that may affect these parameters.16. Input waveform should have a slew rate of 1 V/ns. ### Switching Characteristics Over the Operating Range [17,18,19] | | | -200 | | -167 | | -150 | | -133 | | | |-------------------|-------------------------------------------------|------|------|------|------|------|------|------|------|------| | Parameter | Description | | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 5.0 | | 6.0 | | 6.7 | | 7.5 | | ns | | t <sub>CH</sub> | Clock HIGH | 1.8 | | 2.1 | | 2.3 | | 2.5 | | ns | | t <sub>CL</sub> | Clock LOW | 1.8 | | 2.1 | | 2.3 | | 2.5 | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 3.0 | | 3.4 | | 3.8 | | 4.2 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.5 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WES</sub> | BWE, GW, BW <sub>x</sub> Set-Up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>WEH</sub> | BWE, GW, BW <sub>x</sub> Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CES</sub> | Chip enable Set-Up | 1.4 | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CEH</sub> | Chip enable Hold After CLK Rise | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[18]</sup> | | 3.0 | | 3.0 | | 3.0 | | 3.0 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[18]</sup> | 1.3 | | 1.3 | | 1.3 | | 1.3 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[18,19]</sup> | | 4.0 | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[18,19]</sup> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[18]</sup> | | 3.0 | | 3.4 | | 3.8 | | 4.2 | ns | <sup>17.</sup> Unless otherwise noted, test conditions assume signal transition time of 2.5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance. Shown in (a), (b), and (c) of AC test loads. 18. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OEV</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with a load capacitance of 5 pF as in part (b) of AC test loads. Transition is measured ±200 mV from steady-state voltage. voltage. 19. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub>. ### **Switching Waveforms** Write Cycle Timing<sup>[4,20,21]</sup> ### Notes: 20. WE is the combination of BWE, BWx, and GW to define a Write cycle (see Write cycle descriptions table). 21. WDx stands for Write Data to Address X. Read Cycle Timing [4,20,22] #### Note: 22. RDx stands for Read Data from Address X. Read/Write Cycle Timing $^{[4,20,21,22]}$ ## $\textbf{Pipeline Timing}^{[4,23;24]}$ #### Notes: 23. <u>De</u>vice originally deselected. 24. CE is the combination of CE<sub>2</sub> and CE<sub>3</sub>. All chip selects need to be active in order to select the device. ### **OE** Switching Waveforms ## ${\rm ZZ\ Mode\ Timing}\ ^{[4,25,26]}$ Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device. I/Os are in three-state when exiting ZZ sleep mode. ### **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package Ordering Code Name Package Type | | Operating<br>Range | |----------------|------------------|-----------------------------------------|------------------------------|--------------------| | 200 | CY7C1386B-200AC | A101 100-Lead Thin Quad Flat Pack | | Commercial | | 167 | CY7C1386B-167AC | | | | | 150 | CY7C1386B-150AC | | | | | 133 | CY7C1386B-133AC | | | | | 200 | CY7C1387B-200AC | | | | | 167 | -167AC | | | | | 150 | -150AC | | | | | 133 | -133AC | | | | | 200 | CY7C1386B-200BGC | BG119 | 119 BGA | | | 167 | CY7C1386B-167BGC | | | | | 150 | CY7C1386B-150BGC | | | | | 133 | CY7C1386B-133BGC | | | | | 200 | CY7C1387B-200BGC | | | | | 167 | -167BGC | | | | | 150 | -150BGC | | | | | 133 | -133BGC | | | | | 200 | CY7C1386B-200BZC | BB165A | 165 FBGA | | | 167 | CY7C1386B-167BZC | | | | | 150 | CY7C1386B-150BZC | | | | | 133 | CY7C1386B-133BZC | | | | | 200 | CY7C1387B-200BZC | | | | | 167 | -167BZC | | | | | 150 | -150BZC | | | | | 133 | -133BZC | | | | | 167 | CY7C1386B-167AI | A101 | 100-Lead Thin Quad Flat Pack | Industrial | | 150 | CY7C1386B-150AI | | | | | 133 | CY7C1386B-133AI | | | | | 167 | -167AI | | | | | 150 | -150AI | | | | | 133 | -133AI | | | | | 167 | CY7C1386B-167BGI | BG119 | 119 BGA | | | 150 | CY7C1386B-150BGI | $\dashv$ | | | | 133 | CY7C1386B-133BGI | | | | | 167 | -167BGI | $\dashv$ | | | | 150 | -150BGI | $\dashv$ | | | | 133 | -133BGI | | | | | 167 | CY7C1386B-167BZI | BB165A | 165 FBGA | | | 150 | CY7C1386B-150BZI | | | | | 133 | CY7C1386B-133BZI | | | | | 167 | -167BZI | | | | | 150 | -150BZI | | | | | | | | | | Shaded areas contain advance information. ### **Package Diagrams** ### 100-Pin Thin Plastic Quad Flatpack (14 × 20 × 1.4 mm) DIMENSIONS ARE IN MILLIMETERS. ### Package Diagrams (continued) DIMENSION IN MILLIMETERS (INCHES) 119-Ball BGA (14 x 22 x 2.4 mm) ### Package Diagrams (continued) ### 165-Ball FBGA (13 x 15 x 1.2 mm) BB165A ### **Revision History** Document Title: CY7C1386B/CY7C1387B 512K x 36/1M x 18 Pipelined DCD SRAM **Document Number:38-05195** | REV. | ECN NO. | ISSUE<br>DATE | ORIG. OF CHANGE | DESCRIPTION OF CHANGE | |------|---------|---------------|-----------------|-----------------------------------------------| | ** | 112030 | 12/09/01 | DSG | Change from Spec number: 38-01117 to 38-05195 |