# UltraLogic<sup>™</sup> 128-Macrocell Flash CPLD #### **Features** - · 128 macrocells in eight logic blocks - 64 I/O pins - · 6 dedicated inputs including 4 clock pins - · No hidden delays - · High speed - $-f_{MAX} = 100 MHz$ - $-t_{PD} = 12 \text{ ns}$ - $-t_S = 7 \text{ ns}$ - $-t_{CO} = 7 \text{ ns}$ - · Electrically Alterable Flash technology - Available in 84-pin PLCC, 84-pin CLCC, 100-pin TQFP, and 84-pin PGA packages - Pin compatible with the CY7C373 ### **Functional Description** The CY7C374 is a Flash erasable Complex Programmable Logic Device (CPLD) and is part of the FLASH370t family of high-density, high-speed CPLDs. Like all members of the FLASH370 family, the CY7C374 is designed to bring the ease of use and high performance of the 22V10 to high-density CPLDs. The 128 macrocells in the CY7C374 are divided between eight logic blocks. Each logic block includes 16 macrocells, a 72 x 86 product term array, and an intelligent product term allocator. The logic blocks in the FLASH370 architecture are connected with an extremely fast and predictable routing resource—the Programmable Interconnect Matrix (PIM). The PIM brings flexibility, routability, speed, and a uniform delay to the interconnect Like all members of the FLASH370 family, the CY7C374 is rich in I/O resources. Every two macrocells in the device feature an associated I/O pin, resulting in 64 I/O pins on the CY7C374. In addition, there are two dedicated inputs and four input/clock pins. Finally, the CY7C374 features a very simple timing model. Unlike other high-density CPLD architectures, there are no hidden speed delays such as fanout effects, interconnect delays, or expander delays. Regardless of the number of resources used or the type of application, the timing parameters on the CY7C374 remain the same. #### Logic Block The number of logic blocks distinguishes the members of the FLASH370 family. The CY7C374 includes eight logic blocks. Each logic block is constructed of a product term array, a product term allocator, and 16 macrocells. #### Product Term Array The product term array in the FLASH370 logic block includes 36 inputs from the PIM and outputs 86 product terms to the product term allocator. The 36 inputs from the PIM are available in both positive and negative polarity, making the overall array size 72 x 86. This large array in each logic block allows for very complex functions to be implemented in single passes through the device. **Cypress Semiconductor Corporation** • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 September 1992 – Revised June 1996 ### Selection Guide | | | 7C374-100 | 7C374-83 | 7C374-66 | 7C374L-66 | |------------------------------------------------|---------------------|-----------|----------|----------|-----------| | Maximum Propagation Delay t <sub>PD</sub> (ns) | 12 | 15 | 20 | 20 | | | Minimum Set-Up, t <sub>S</sub> (ns) | 6 | 8 | 10 | 10 | | | Maximum Clock to Output, tco (ncs) | 7 | 8 | 10 | 10 | | | Maximum Supply | Commercial | 300 | 300 | 300 | 150 | | Current, I <sub>CC</sub> (mA) | Military/Industrial | | 370 | 370 | | Shaded area contains preliminary information. ### Functional Description (continued) #### Product Term Allocator The product term allocator is a dynamic, configurable resource that shifts product terms to macrocells that require them. Any number of product terms between 0 and 16 inclusive can be assigned to any of the logic block macrocells (this is called product term steering). Furthermore, product terms can be shared among multiple macrocells. This means that product terms that are common to more than one output can be implemented in a single product term. Product term steering and product term sharing help to increase the effective density of the FLASH370 CPLDs. Note that product term allocation is handled by software and is invisible to the user. #### I/O Macrocell Half of the macrocells on the CY7C374 have I/O pins associated with them. The input to the macrocell is the sum of between 0 and 16 product terms from the product term allocator. The I/O macrocell includes a register that can be optionally bypassed, polarity control over the input sum-term, and two global clocks to trigger the register. The macrocell also features a separate feedback path to the PIM so that the register can be buried if the I/O pin is used as an input. ### Buried Macrocell The buried macrocell is very similar to the I/O macrocell. Again, it includes a register that can be configured as combinatorial, as a D flip-flop, a T flip-flop, or a latch. The clock for this register has the same options as described for the I/O macrocell. One difference on the buried macrocell is the addition of input register capability. The user can program the buried macrocell to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration. #### **Programmable Interconnect Matrix** The Programmable Interconnect Matrix (PIM) connects the eight logic blocks on the CY7C374 to the inputs and to each other. All inputs (including feedbacks) travel through the PIM. There is no speed penalty incurred by signals traversing the PIM. #### **Development Tools** Development software for the CY7C374 is available from Cypress's $Warp2^{TM}$ and $Warp3^{TM}$ software packages. Both of these products are based on the IEEE standard VHDL language. Cypress also supports third-party vendors such as ABEL<sup>TM</sup> CUPL<sup>TM</sup>, and LOG/iC<sup>TM</sup>. Please refer to third-party tool support data sheets for further information. ### **Maximum Ratings** (Above which the useful life may be impaired. For user guide-lines, not tested.) | illes, flot tested.) | | |--------------------------------------------------------|-----------------| | Storage Temperature | –65°C to +150°C | | Ambient Temperature with Power Applied | –55°C to +125°C | | Supply Voltage to Ground Potential | 0.5V to +7.0V | | DC Voltage Applied to Outputs | | | in High Z State | 0.5V to +7.0V | | DC Input Voltage | 0.5V to +7.0V | | DC Program Voltage | 12.5V | | Output Current into Outputs | 16 mA | | | | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | | | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |-------------------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 5% | | Industrial | -40°C to +85°C | 5V ± 5% | | Military <sup>[1]</sup> | –55°C to +125°C | 5V ± 10% | ### Notes: 1. T<sub>A</sub> is the "instant on" case temperature. ### Pin Configurations ### Electrical Characteristics Over the Operating Range<sup>[2]</sup> | Parameter | Description | | Test Conditions | | Min. | Max. | Unit | |-----------------|---------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------|------------------|------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min. | $I_{OH} = -3.2 \text{ mA (Com'l/Ind)}$ | ) | 2.4 | | V | | | | | $I_{OH} = -2.0 \text{ mA (Mil)}$ | | | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min. | I <sub>OL</sub> = 16 mA (Com'I/Ind) | | | 0.5 | ٧ | | | | | I <sub>OL</sub> = 12 mA (Mil) | | | | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | Guaranteed Inpu | Guaranteed Input Logical HIGH voltage for all inputs[3] | | | 7.0 | ٧ | | $V_{IL}$ | Input LOW Voltage | Guaranteed Input Logical LOW voltage for all inputs <sup>[]</sup> | | | -0.5 | 0.8 | ٧ | | I <sub>IX</sub> | Input Load Current | $V_I = Internal GND, V_I = V_{CC}$ | | | -10 | +10 | μΑ | | loz | Output Leakage Current | $V_0$ = Internal GND, $V_0$ = $V_{CC}$ | | | -50 | +50 | μΑ | | los | Output Short<br>Circuit Current <sup>[4, 5]</sup> | $V_{CC} = Max., V_{OUT} = 0.5V$ | | -30 | -160 | mA | | | Icc | Power Supply Current <sup>[6]</sup> | | $=$ 0 mA f = 1 MHz, $V_{IN}$ = GND, | Com'l | | 300 | mA | | | | V <sub>CC</sub> | | Com'l "L"<br>-66 | | 150 | mA | | | | | | Mil./Ind. | | 370 | mA | Shaded area contains preliminary information. ### Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|--------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 5.0V at f=1 MHz | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 5.0V at f = 1 MHz | 12 | pF | #### Endurance Characteristics<sup>[5]</sup> | Parameter | Description | Test Conditions | Min. | Max. | Unit | |-----------|------------------------------|-------------------------------|------|------|--------| | N | Minimum Reprogramming Cycles | Normal Programming Conditions | 100 | | Cycles | #### Notes: - 2. See the last page of this specification for Group A subgroup testing information. - 3. These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. - Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V<sub>OUT</sub> = 0.5V has been chosen to avoid test problems caused by tester ground degradation. - 5. Tested initially and after any design or process changes that may affect these parameters. - 6. Measured with 16-bit counter programmed into each logic block. ### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT $990~(\text{COM'L})\\ 136\Omega~(\text{MIL}) & 2.08V~(\text{COM'L})\\ \text{OUTPUT} \bigcirc \qquad \qquad \bigcirc \qquad 2.13V~(\text{MIL})$ | Parameter <sup>[7]</sup> | V <sub>X</sub> | Output Waveform Measurement Level | | | |--------------------------|------------------|-------------------------------------|--|--| | t <sub>ER (- )</sub> | 1.5V | V <sub>OH</sub> 0.5V V <sub>X</sub> | | | | t <sub>ER (+)</sub> | 2.6V | V <sub>OL</sub> 0.5V | | | | t <sub>EA (+)</sub> | 1.5V | V <sub>X</sub> | | | | t <sub>EA (- )</sub> | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OL</sub> | | | | (c) Test Waveforms | | | | | Switching Characteristics Over the Operating Range<sup>[8]</sup> | | | 7C37 | 4-100 | 7C3 | 74-83 | 7C3 | 74-66 | | |-------------------|-------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|-----------|-------|------| | | | 7C37 | 4-100 | 7C3 | 74-83 | 7C374L-66 | | 1 | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Combina | torial Mode Parameters | • | • | • | • | • | • | | | t <sub>PD</sub> | Input to Combinatorial Output | | 12 | | 15 | | 20 | ns | | t <sub>PDL</sub> | Input to Output Through Transparent Input or Output Latch | | 15 | | 18 | | 22 | ns | | t <sub>PDLL</sub> | Input to Output Through Transparent Input and Output Latches | | 16 | | 19 | | 24 | ns | | t <sub>EA</sub> | Input to Output Enable | | 16 | | 19 | | 24 | ns | | t <sub>ER</sub> | Input to Output Disable | | 16 | | 19 | | 24 | ns | | Input Rec | gistered/Latched Mode Parameters | | • | | | | • | • | | t <sub>WL</sub> | Clock or Latch Enable Input LOW Time <sup>[5]</sup> | 3 | | 4 | | 5 | | ns | | t <sub>WH</sub> | Clock or Latch Enable Input HIGH Time <sup>[5]</sup> | 3 | | 4 | | 5 | | ns | | t <sub>IS</sub> | Input Register or Latch Set-Up Time | 2 | | 3 | | 4 | | ns | | t <sub>IH</sub> | Input Register or Latch Hold Time | 2 | | 3 | | 4 | | ns | | t <sub>ICO</sub> | Input Register Clock or Latch Enable to Combinatorial Output | | 16 | | 19 | | 24 | ns | | t <sub>ICOL</sub> | Input Register Clock or Latch Enable to Output Through Transparent Output Latch | | 18 | | 21 | | 26 | ns | | Output R | egistered/Latched Mode Parameters | | • | • | • | • | • | | | t <sub>CO</sub> | Clock or Latch Enable to Output | | 7 | | 8 | | 10 | ns | | t <sub>S</sub> | Set-Up Time from Input to Clock or Latch Enable | 6 | | 8 | | 10 | | ns | | t <sub>H</sub> | Register or Latch Data Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>CO2</sub> | Output Clock or Latch Enable to Output Delay (Through Memory Array) | | 16 | | 19 | | 24 | ns | | t <sub>scs</sub> | Output Clock or Latch Enable to Output Clock or Latch Enable (Through Memory Array) | 10 | | 12 | | 15 | | ns | | t <sub>SL</sub> | Set-Up Time from Input Through Transparent Latch to Output<br>Register Clock or Latch Enable | 12 | | 15 | | 20 | | ns | | t <sub>HL</sub> | Hold Time for Input Through Transparent Latch from Output Register Clock or Latch Enable | 0 | | 0 | | 0 | | ns | | f <sub>MAX1</sub> | Maximum Frequency with Internal Feedback (Least of $1/t_{SCS}$ , $1/(t_S + t_H)$ , or $1/t_{CO}$ ) <sup>[5]</sup> | 100 | | 83 | | 66 | | MHz | #### Notes - 7. $t_{\text{ER}}$ is measured with 5-pF AC Test Load and $t_{\text{EA}}$ is measured with 35-pF AC Test Load. - 8. All AC parameters are measured with 16 outputs switching and 35-pF AC Test Load. # Switching Characteristics Over the Operating Range [8] (continued) | | | 7C37 | 4-100 | 7C3 | 74-83 | 7C37 | 74-66 | | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|-------|-----------|-------|------| | | | | 7C374-100 | | 74-83 | 7C374L-66 | | 1 | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | f <sub>MAX2</sub> | Maximum Frequency Data Path in Output Registered/Latched Mode (Lesser of $1/(t_{WL} + t_{WH})$ , $1/(t_S + t_H)$ , or $1/t_{CO}$ ) | 143 | | 125 | | 100 | | MHz | | f <sub>MAX3</sub> | Maximum Frequency with External Feedback (Lesser of $1/(t_{CO} + t_S)$ and $1/(t_{WL} + t_{WH})$ ) | | | 67.5 | | 50 | | MHz | | t <sub>OH</sub> -t <sub>IH</sub><br>37x | Output Data Stable from Output clock Minus Input Register Hold Time for 7C37x <sup>[5, 9]</sup> | | | 0 | | 0 | | ns | | Pipelined | Mode Parameters | | | • | | | | | | t <sub>ICS</sub> | Input Register Clock to Output Register Clock | 10 | | 12 | | 15 | | ns | | f <sub>MAX4</sub> | Maximum Frequency in Pipelined Mode (Least of $1/(t_{CO} + t_{ S})$ , $1/t_{ICS}$ , $1/(t_{WL} + t_{WH})$ , $1/(t_{ S} + t_{ H})$ , or $1/t_{SCS}$ ) | 100 | | 83.3 | | 66.6 | | MHz | | Reset/Pre | eset Parameters | | | • | | • | | | | t <sub>RW</sub> | Asynchronous Reset Width <sup>[5]</sup> | 12 | | 15 | | 20 | | ns | | t <sub>RR</sub> | Asynchronous Reset Recovery Time <sup>[5]</sup> | 14 | | 17 | | 22 | | ns | | t <sub>RO</sub> | Asynchronous Reset to Output | | 18 | | 21 | | 26 | ns | | t <sub>PW</sub> | Asynchronous Preset Width <sup>[5]</sup> | 12 | | 15 | | 20 | | ns | | t <sub>PR</sub> | Asynchronous Preset Recovery Time <sup>[5]</sup> | 14 | | 17 | | 22 | | ns | | t <sub>PO</sub> | Asynchronous Preset to Output | | 18 | | 21 | | 26 | ns | | t <sub>POR</sub> | Power-On Reset <sup>[5]</sup> | | 1 | | 1 | | 1 | μs | Shaded area contains preliminary information ### Notes: 9. This specification is intended to guarantee interface compatibility of the other members of the CY7C370 family with the CY7C374. This specification is met for the devices operating at the same ambient temperature and at the same power supply voltage. # **Switching Waveforms** CombinatorialOutput 7C374-7 # Switching Waveforms (continued) ### Registered Input # Switching Waveforms (continued) ### Latched Input and Output ### Clock to Clock 7C374-12 ### Latched Input 7C374-13 # Switching Waveforms (continued) ### Asynchronous Reset 7C374-14 ### Asynchronous Preset 7C374-15 ### Power-Up Reset Waveform ### Output Enable/Disable 7C374-17 # **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|---------------|-----------------|-------------------------------------|--------------------| | 100 | CY7C374-100AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C374-100GC | G84 | 84-Pin Grid Array (Cavity Up) | | | | CY7C374-100JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | | 83 | CY7C374-83AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C374-83GC | G84 | 84-Pin Grid Array (Cavity Up) | | | | CY7C374-83JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | CY7C374-83AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | | | CY7C374-83JI | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | CY7C374-83GMB | G84 | 84-Pin Grid Array (Cavity Up) | Military | | | CY7C374-83YMB | Y84 | 84-Pin Ceramic Leaded Chip Carrier | | | 66 | CY7C374-66AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C374-66GC | G84 | 84-Pin Grid Array (Cavity Up) | | | | CY7C374-66JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | CY7C374-66AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | | | CY7C374-66JI | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | CY7C374-66GMB | G84 | 84-Pin Grid Array (Cavity Up) | Military | | | CY7C374-66YMB | Y84 | 84-Pin Ceramic Leaded Chip Carrier | | | | CY7C374L-66AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C374L-66JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | # MILITARY SPECIFICATIONS Group A Subgroup Testing # **DC Characteristics** | Parameter | Subgroups | |------------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | V <sub>IH</sub> | 1, 2, 3 | | V <sub>IL</sub> | 1, 2, 3 | | I <sub>IX</sub> | 1, 2, 3 | | loz | 1, 2, 3 | | I <sub>CC1</sub> | 1, 2, 3 | # **Switching Characteristics** | Parameter | Subgroups | |-------------------|-----------| | t <sub>PD</sub> | 9, 10, 11 | | t <sub>PDL</sub> | 9, 10, 11 | | t <sub>PDLL</sub> | 9, 10, 11 | | t <sub>CO</sub> | 9, 10, 11 | | t <sub>ICO</sub> | 9, 10, 11 | | t <sub>ICOL</sub> | 9, 10, 11 | | t <sub>S</sub> | 9, 10, 11 | | t <sub>SL</sub> | 9, 10, 11 | | t <sub>H</sub> | 9, 10, 11 | | t <sub>HL</sub> | 9, 10, 11 | | t <sub>IS</sub> | 9, 10, 11 | | t <sub>IH</sub> | 9, 10, 11 | | t <sub>ICS</sub> | 9, 10, 11 | | t <sub>EA</sub> | 9, 10, 11 | | t <sub>ER</sub> | 9, 10, 11 | Document #: 38-00214-E $\label{thm:conductor} \mbox{UltraLogic, FLASH370, $Warp2$, and $Warp3$ are trademarks of Cypress Semiconductor Corporation.}$ ABEL is a trademark of Data I/O Corporation. CUPL is a trademark of Logical Devices Incorporated. LOG/iC is a trademark of Isdata Corporation. # **Package Diagrams** ### 100-Pin Thin Quad Flat Pack A100 # 84-Pin Grid Array (Cavity Up) G84 # Package Diagrams (continued) ## 84-Lead Plastic Leaded Chip Carrier J83 ### 84-pin Ceramic Leaded Chip Carrier Y84 <sup>©</sup> Cypress Semiconductor Corporation, 1996. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.