

# Frequency Multiplier and Zero Delay Buffer

#### **Features**

- 90 ps Typical Jitter OUT2
- 200 ps Typical Jitter OUT1
- 65 ps Typical Output-to-output Skew
- 90ps Typical Propagation Delay
- Voltage range: 3.3V±5%, or 5V±10%
- Output Frequency Range: 5 MHz to 133 MHz
- Two Outputs
- Configuration options allow various multiplications of the reference frequency—refer to Table 1 to determine the specific option which meets your multiplication needs
- Available in 8-pin SOIC Package

**Table 1. Configuration Options** 

| FBIN | FS0 | FS1 | OUT1     | OUT2    |
|------|-----|-----|----------|---------|
| OUT1 | 0   | 0   | 2 X REF  | REF     |
| OUT1 | 1   | 0   | 4 X REF  | 2 X REF |
| OUT1 | 0   | 1   | REF      | REF/2   |
| OUT1 | 1   | 1   | 8 X REF  | 4 X REF |
| OUT2 | 0   | 0   | 4 X REF  | 2 X REF |
| OUT2 | 1   | 0   | 8 X REF  | 4 X REF |
| OUT2 | 0   | 1   | 2 X REF  | REF     |
| OUT2 | 1   | 1   | 16 X REF | 8 X REF |





#### **Pinouts**

Figure 1. Pin Configuration – 8-Pin SOIC Package



Table 2. Pin Definition

| Pin Name | Pin No | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN       | 2      | I           | Reference Input: The output signals are synchronized to this signal.                                                                                                                                                                                                                                                                                                   |
| FBIN     | 1      | I           | <b>Feedback Input:</b> This input must be fed by one of the outputs (OUT1 or OUT2) to ensure proper functionality. If the trace between FBIN and the output pin being used for feedback is equal in length to the traces between the outputs and the signal destinations, then the signals received at the destinations are synchronized to the REF signal input (IN). |
| OUT1     | 6      | 0           | Output 1: The frequency of the signal provided by this pin is determined by the feedback signal connected to FBIN, and the FS0:1 inputs (see Table 1).                                                                                                                                                                                                                 |
| OUT2     | 8      | 0           | Output 2: The frequency of the signal provided by this pin is one-half of the frequency of OUT1. See Table 1.                                                                                                                                                                                                                                                          |
| VDD      | 7      | Р           | <b>Power Connections:</b> Connect to 3.3V or 5V. This pin should be bypassed with a 0.1-μF decoupling capacitor. Use ferrite beads to help reduce noise for optimal jitter performance.                                                                                                                                                                                |
| GND      | 3      | Р           | Ground Connection: Connect all grounds to the common system ground plane.                                                                                                                                                                                                                                                                                              |
| FS0:1    | 4, 5   | I           | Function Select Inputs: Tie to V <sub>DD</sub> (HIGH, 1) or GND (LOW, 0) as desired per Table 1.                                                                                                                                                                                                                                                                       |



#### Overview

The CY2302 is a two-output zero delay buffer and frequency multiplier. It provides an external feedback path allowing maximum flexibility when implementing the Zero Delay feature. This is explained further in the sections of this datasheet titled "How to Implement Zero Delay," and "Inserting Other Devices in Feedback Path."

The CY2302 is a pin-compatible upgrade of the Cypress W42C70-01. The CY2302 addresses some application dependent problems experienced by users of the older device.



Figure 2. Schematic/Suggested Layout

#### **How to Implement Zero Delay**

Typically, Zero Delay Buffers (ZDBs) are used because a designer wants to provide multiple copies of a clock signal in phase with each other. The whole concept behind ZDBs is that the signals at the destination chips are all going HIGH at the same time as the input to the ZDB. In order to achieve this, layout must compensate for trace length between the ZDB and the target devices. The method of compensation is described as follows.

External feedback is the trait that allows for this compensation. The PLL on the ZDB causes the feedback signal to be in phase with the reference signal. When laying out the board, match the trace lengths between the output being used for feedback and the FBIN input to the PLL.

If it is desirable to either add a little delay, or slightly precede the input signal, this may also be implemented by either making the trace to the FBIN pin a little shorter or a little longer than the traces to the devices being clocked.

## **Inserting Other Devices in Feedback Path**

Another nice feature available due to the external feedback is the ability to synchronize signals to the signal coming from some other device. This implementation can be applied to any device (ASIC, multiple output clock buffer/driver, etc.) that is put into the feedback path.

Referring to Figure 2, if the traces between the ASIC/Buffer and the destination of the clock signal(s) (A) are equal in length to the

trace between the buffer and the FBIN pin, the signals at the destination(s) device is driven HIGH at the same time when the Reference clock provided to the ZDB goes HIGH. Synchronizing the other outputs of the ZDB to the outputs from the ASIC/Buffer is more complex however, as any propagation delay from the ZDB output to the ASIC/Buffer output must be accounted for.

Figure 3. Six Output Buffer in the Feedback Path



## Phase Alignment

In cases where OUT1 (i.e., the higher frequency output) is connected to FBIN input pin the output OUT2 rising edges may be either 0 or 180° phase aligned to the IN input waveform (as set randomly when the input and/or power is supplied). If OUT2 is desired to be rising-edge aligned to the IN input's rising edge, then connect the OUT2 (i.e., the lowest frequency output) to the FBIN pin. This set-up provides a consistent input-output phase relationship.

Document #: 38-07154 Rev. \*B Page 3 of 7



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Parameter                         | Description                                   | Rating       | Unit |
|-----------------------------------|-----------------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on Any Pin with Respect to GND        | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                           | -65 to +150  | °C   |
| T <sub>A</sub>                    | Ambient Operating Temperature, Commercial     | 0 to +70     | °C   |
|                                   | Ambient Operating Temperature, Industrial     | -40 to +85   | °C   |
| T <sub>B</sub>                    | T <sub>B</sub> Ambient Temperature under Bias |              | °C   |
| P <sub>D</sub>                    | Power Dissipation                             | 0.5          | W    |

## **DC Electrical Characteristics**

 $T_A$  = 0°C to 70°C or -40° to 85°C,  $V_{DD}$  = 3.3V ±5%

| Parameter       | Description         | Test Condition           | Min | Тур | Max | Unit |
|-----------------|---------------------|--------------------------|-----|-----|-----|------|
| I <sub>DD</sub> | Supply Current      | Unloaded, 100 MHz        | _   | 17  | 35  | mA   |
| $V_{IL}$        | Input Low Voltage   |                          | _   | _   | 0.8 | V    |
| V <sub>IH</sub> | Input High Voltage  |                          | 2.0 | _   |     | V    |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12 mA  | _   | _   | 0.4 | V    |
| V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -12 mA | 2.4 | _   | _   | V    |
| I <sub>IL</sub> | Input Low Current   | V <sub>IN</sub> = 0V     | -40 |     | 5   | μΑ   |
| I <sub>IH</sub> | Input High Current  | $V_{IN} = V_{DD}$        | _   |     | 5   | μΑ   |

## **DC Electrical Characteristics**

 $T_A = 0$ °C to 70°C or -40° to 85°C,  $V_{DD} = 5V \pm 10\%$ 

| Parameter       | Description         | Test Condition           | Min | Тур | Max | Unit |
|-----------------|---------------------|--------------------------|-----|-----|-----|------|
| I <sub>DD</sub> | Supply Current      | Unloaded, 100 MHz        | _   | 37  | 50  | mA   |
| $V_{IL}$        | Input Low Voltage   |                          | _   | _   | 0.8 | V    |
| V <sub>IH</sub> | Input High Voltage  |                          | 2.0 | _   |     | V    |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12 mA  | _   | _   | 0.4 | V    |
| V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -12 mA | 2.4 | _   |     | V    |
| I <sub>IL</sub> | Input Low Current   | V <sub>IN</sub> = 0V     | -80 |     | 5   | μΑ   |
| I <sub>IH</sub> | Input High Current  | $V_{IN} = V_{DD}$        |     | _   | 5   | μΑ   |



## **AC Electrical Characteristics**

 $T_A = 0$ °C to +70°C or -40° to 85°C,  $V_{DD} = 3.3V \pm 5\%^{[3]}$ 

| Parameter          | Description                          | Test Condition                 | Min  | Тур | Max | Unit            |
|--------------------|--------------------------------------|--------------------------------|------|-----|-----|-----------------|
| f <sub>IN</sub>    | Input Frequency <sup>[1]</sup>       |                                | 5    | _   | 133 | MHz             |
| f <sub>OUT</sub>   | Output Frequency                     | OUT1 15-pF load                | 10   | _   | 133 | MHz             |
| t <sub>R</sub>     | Output Rise Time                     | 0.8V to 2.0V, 15-pF load       | _    | _   | 3.5 | ns              |
| t <sub>F</sub>     | Output Fall Time                     | 2.0V to 0.8V, 15-pF load       | _    | _   | 2.5 | ns              |
| t <sub>ICLKR</sub> | Input Clock Rise Time <sup>[2]</sup> |                                | _    | _   | 10  | ns              |
| t <sub>ICLKF</sub> | Input Clock Fall Time <sup>[2]</sup> |                                | _    | _   | 10  | ns              |
| t <sub>D</sub>     | Duty Cycle                           | 15-pF load <sup>[5]</sup>      | 40   | 50  | 60  | %               |
| t <sub>LOCK</sub>  | PLL Lock Time                        | Power supply stable            | _    | _   | 1.0 | ms              |
| t <sub>JC</sub>    | Jitter, Cycle-to-Cycle               | OUT1, f <sub>OUT</sub> >30 MHz | _    | 200 | 300 | ps              |
|                    |                                      | OUT2, f <sub>OUT</sub> >30 MHz | _    | 90  | 300 | ps              |
| t <sub>DC</sub>    | Die Out Time <sup>[6]</sup>          |                                | 100  | _   | _   | Clock<br>Cycles |
| t <sub>SKEW</sub>  | Output-output Skew <sup>[4]</sup>    |                                | _    | 65  | 250 | ps              |
| t <sub>PD</sub>    | Propagation Delay <sup>[4]</sup>     |                                | -350 | 90  | 350 | ps              |

# **AC Electrical Characteristics**

 $T_A = 0$ °C to +70°C or -40° to 85°C,  $V_{DD} = 5.0 V \pm 10\%^{[3]}$ 

| Parameter          | Description                          | Test Condition                 | Min  | Тур | Max | Unit            |
|--------------------|--------------------------------------|--------------------------------|------|-----|-----|-----------------|
| f <sub>IN</sub>    | Input Frequency <sup>[1]</sup>       |                                | 5    |     | 133 | MHz             |
| f <sub>OUT</sub>   | Output Frequency                     | OUT1 15-pF load                | 10   | _   | 133 | MHz             |
| t <sub>R</sub>     | Output Rise Time                     | 0.8V to 2.0V, 15-pF load       |      | _   | 2.5 | ns              |
| t <sub>F</sub>     | Output Fall Time                     | 2.0V to 0.8V, 15-pF load       | _    | _   | 1.5 | ns              |
| t <sub>ICLKR</sub> | Input Clock Rise Time <sup>[2]</sup> |                                | _    | _   | 10  | ns              |
| t <sub>ICLKF</sub> | Input Clock Fall Time <sup>[2]</sup> |                                | _    | _   | 10  | ns              |
| t <sub>D</sub>     | Duty Cycle                           | 15-pF load <sup>[5, 7]</sup>   | 40   | 50  | 60  | %               |
| t <sub>LOCK</sub>  | PLL Lock Time                        | Power supply stable            | _    | _   | 1.0 | ms              |
| t <sub>JC</sub>    | Jitter, Cycle-to-Cycle               | OUT1, f <sub>OUT</sub> >30 MHz | _    | 200 | 300 | ps              |
|                    |                                      | OUT2, f <sub>OUT</sub> >30 MHz | _    | 90  | 300 | ps              |
| t <sub>DC</sub>    | Die out time <sup>[6]</sup>          |                                | 100  | _   | _   | Clock<br>cycles |
| t <sub>SKEW</sub>  | Output-output Skew <sup>[4]</sup>    |                                | _    | 65  | 250 | ps              |
| t <sub>PD</sub>    | Propagation Delay <sup>[4]</sup>     |                                | -350 | 90  | 350 | ps              |

#### Notes

- Input frequency is limited by output frequency range and input to output frequency multiplication factor (which is determined by circuit configuration).
   Longer input rise and fall time degrades skew and jitter performance.
   All AC specifications are measured with a 50Ω transmission line, load terminated with 50Ω to 1.4V.
   Skew is measured at 1.4V on rising edges.

- Duty cycle is measured at 1.4V.
   33 MHz reference input suddenly stopped (0 MHz). Number of cycles provided prior to output falling to <16 MHz.</li>
   Duty Cycle measured at 120 MHz. For 133 MHz, degrades to 35/65 worst case.



# **Ordering Information**

| Ordering Code             | Package Type               | Temperature Grade         |
|---------------------------|----------------------------|---------------------------|
| CY2302SC-1                | 8-pin SOIC                 | Commercial (0° to 70°C)   |
| CY2302SC-1T               | 8-pin SOIC – Tape and Reel | Commercial (0° to 70°C)   |
| CY2302SI-1 <sup>[8]</sup> | 8-pin SOIC                 | Industrial (–40° to 85°C) |
| Pb-free                   | ·                          |                           |
| CY2302SXC-1               | 8-pin SOIC                 | Commercial (0° to 70°C)   |
| CY2302SXC-1T              | 8-pin SOIC – Tape and Reel | Commercial (0° to 70°C)   |
| CY2302SXI-1               | 8-pin SOIC                 | Industrial (–40° to 85°C) |
| CY2302SXI-1T              | 8-pin SOIC - Tape and Reel | Industrial (-40° to 85°C) |

## **Package Diagram**

PIN 1 ID 1. DIMENSIONS IN INCHES[MM] MIN. 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME 0.150[3.810] RECTANGULAR ON MATRIX LEADFRAME 0.157[3.987] 3. REFERENCE JEDEC MS-012 0.230[5.842] 0.244[6.197] 4. PACKAGE WEIGHT 0.07gms PART # S08.15 STANDARD PKG. SZ08.15 LEAD FREE PKG. 0.189[4.800] 0.010[0.254] SEATING PLANE 0.016[0.406] 0.061[1.549] 0.068[1.727] 0.004[0.102] 0.050[1.270] 0.0075[0.190] 0.004[0.102] 0.0098[0.249] 0.035[0.889]

Figure 4. 8-Pin (150-Mil) SOIC S8

51-85066-\*C

#### Note

0.0138[0.350] 0.0192[0.487]

Document #: 38-07154 Rev. \*B

<sup>8.</sup> Not recommended for new designs. New designs should use the CY2302SXI-1.



#### **Document History Page**

| Document Title: CY2302 Frequency Multiplier and Zero Delay Buffer Document Number: 38-07154 |         |                 |                    |                                                                                                                                              |  |  |
|---------------------------------------------------------------------------------------------|---------|-----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                                    | ECN     | Orig. of Change | Submission<br>Date | Description of Change                                                                                                                        |  |  |
| **                                                                                          | 110264  | SZV             | 12/18/01           | Change from Spec number: 38-00794 to 38-07154                                                                                                |  |  |
| *A                                                                                          | 394695  | RGL             | See ECN            | Added typical char data Added Pb-free devices Added phase alignment paragraph                                                                |  |  |
| *B                                                                                          | 2761988 | KVM             | 09/10/09           | Removed CY2302SI-1T from the Ordering Information table Added temperature values to Ordering Information table and to Absolute Maximum Table |  |  |

#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products**

PSoC psoc.cypress.com
Clocks & Buffers clocks.cypress.com
Wireless wireless.cypress.com
Memories memory.cypress.com
Image Sensors image.cypress.com

© Cypress Semiconductor Corporation, 2001-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07154 Rev. \*B

Revised September 15, 2009

Page 7 of 7

All products and company names mentioned in this document may be the trademarks of their respective holders.