This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for MAX® 10 devices. #### Table 1: MAX 10 Device Grades and Speed Grades Supported | Device Grade | Speed Grade Supported | |--------------|---------------------------------------------| | Commercial | <ul><li>-C7</li><li>-C8 (slowest)</li></ul> | | Industrial | <ul><li>-I6 (fastest)</li><li>-I7</li></ul> | | Automotive | <ul><li>-A6</li><li>-A7</li></ul> | **Note:** The –I6 speed grade MAX 10 FPGA device option is not available by default in the Quartus<sup>®</sup> Prime software. Contact your local Altera sales representatives for support. #### **Related Information** #### Device Ordering Information, MAX 10 FPGA Device Overview Provides more information about the densities and packages of devices in the MAX 10. <sup>© 2016</sup> Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO ### **Electrical Characteristics** The following sections describe the operating conditions and power consumption of MAX 10 devices. # **Operating Conditions** MAX 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the MAX 10 devices, you must consider the operating requirements described in this section. ### **Absolute Maximum Ratings** This section defines the maximum operating conditions for MAX 10 devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. **Caution:** Conditions outside the range listed in the absolute maximum ratings tables may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. #### **Single Supply Devices Absolute Maximum Ratings** Table 2: Absolute Maximum Ratings for MAX 10 Single Supply Devices | Symbol | Parameter | Min | Max | Unit | |---------------------|-----------------------------------------------------------------------------------------------------------|------|-----|------| | V <sub>CC_ONE</sub> | Supply voltage for core and periphery through on-<br>die voltage regulator | -0.5 | 3.9 | V | | $V_{CCIO}$ | Supply voltage for input and output buffers | -0.5 | 3.9 | V | | V <sub>CCA</sub> | Supply voltage for phase-locked loop (PLL) regulator and analog-to-digital converter (ADC) block (analog) | -0.5 | 3.9 | V | #### **Dual Supply Devices Absolute Maximum Ratings** Table 3: Absolute Maximum Ratings for MAX 10 Dual Supply Devices | Symbol | Parameter | Min | Max | Unit | |----------------------|---------------------------------------------|------|------|------| | $V_{CC}$ | Supply voltage for core and periphery | -0.5 | 1.63 | V | | V <sub>CCIO</sub> | Supply voltage for input and output buffers | -0.5 | 3.9 | V | | $ m V_{CCA}$ | Supply voltage for PLL regulator (analog) | -0.5 | 3.41 | V | | $ m V_{CCD\_PLL}$ | Supply voltage for PLL regulator (digital) | -0.5 | 1.63 | V | | V <sub>CCA_ADC</sub> | Supply voltage for ADC analog block | -0.5 | 3.41 | V | | V <sub>CCINT</sub> | Supply voltage for ADC digital block | -0.5 | 1.63 | V | #### **Absolute Maximum Ratings** **Table 4: Absolute Maximum Ratings for MAX 10 Devices** | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------|------|------|------| | $V_{\mathrm{I}}$ | DC input voltage | -0.5 | 4.12 | V | | I <sub>OUT</sub> | DC output current per pin | -25 | 25 | mA | | $T_{ m STG}$ | Storage temperature | -65 | 150 | °C | | $T_{J}$ | Operating junction temperature | -40 | 125 | °C | ### Maximum Allowed Overshoot During Transitions over a 11.4-Year Time Frame During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.17 V can only be at 4.17 V for $\sim 11.7\%$ over the lifetime of the device; for a device lifetime of 11.4 years, this amounts to 1.33 years. Table 5: Maximum Allowed Overshoot During Transitions over a 11.4-Year Time Frame for MAX 10 Devices | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------------|--------------------------------------|------| | 4.12 | 100.0 | % | | 4.17 | 11.7 | % | | 4.22 | 7.1 | % | | 4.27 | 4.3 | % | | 4.32 | 2.6 | % | | 4.37 | 1.6 | % | | 4.42 | 1.0 | % | | 4.47 | 0.6 | % | | 4.52 | 0.3 | % | | 4.57 | 0.2 | % | #### **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for MAX 10 devices. The tables list the steady-state voltage values expected from MAX 10 devices. Power supply ramps must all be strictly monotonic, without plateaus. ### **Single Supply Devices Power Supplies Recommended Operating Conditions** Table 6: Power Supplies Recommended Operating Conditions for MAX 10 Single Supply Devices | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|------------------------------------------------------------------------|-----------|------------|---------|------------|------| | ${ m V_{CC\_ONE}}^{(1)}$ | Supply voltage for core and periphery through on-die voltage regulator | _ | 2.85/3.135 | 3.0/3.3 | 3.15/3.465 | V | $<sup>^{(1)}~</sup>V_{CCA}$ must be connected to $V_{CC~ONE}$ through a filter. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------------------------------|-----------|------------|---------|------------|------| | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | | | 3.0 V | 2.85 | 3 | 3.15 | V | | | | 2.5 V | 2.375 | 2.5 | 2.625 | V | | $V_{\rm CCIO}^{(2)}$ | Supply voltage for input and output buffers | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.35 V | 1.2825 | 1.35 | 1.4175 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | | V <sub>CCA</sub> (1) | Supply voltage for PLL regulator and ADC block (analog) | _ | 2.85/3.135 | 3.0/3.3 | 3.15/3.465 | V | #### **Dual Supply Devices Power Supplies Recommended Operating Conditions** Table 7: Power Supplies Recommended Operating Conditions for MAX 10 Dual Supply Devices | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|---------------------------------------------|-----------|--------|------|--------|------| | V <sub>CC</sub> | Supply voltage for core and periphery | <u> </u> | 1.15 | 1.2 | 1.25 | V | | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | | | 3.0 V | 2.85 | 3 | 3.15 | V | | | | 2.5 V | 2.375 | 2.5 | 2.625 | V | | $V_{\rm CCIO}$ (3) | Supply voltage for input and output buffers | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.35 V | 1.2825 | 1.35 | 1.4175 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | $V_{CCIO}$ for all I/O banks must be powered up during user mode because $V_{CCIO}$ I/O banks are used for the ADC and I/O functionalities. $V_{CCIO}$ for all I/O banks must be powered up during user mode because $V_{CCIO}$ I/O banks are used for the ADC and I/O functionalities. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------------------------------|-----------|-------|-----|-------|------| | $V_{\rm CCA}^{(4)}$ | Supply voltage for PLL regulator (analog) | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_PLL</sub> <sup>(5)</sup> | Supply voltage for PLL regulator (digital) | _ | 1.15 | 1.2 | 1.25 | V | | V <sub>CCA_ADC</sub> | Supply voltage for ADC analog block | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCINT</sub> | Supply voltage for ADC digital block | _ | 1.15 | 1.2 | 1.25 | V | #### **Recommended Operating Conditions** **Table 8: Recommended Operating Conditions for MAX 10 Devices** | Symbol | Parameter | Condition | Min | Max | Unit | |---------------------------|-------------------------------------------------------------|-----------------------------|--------|-------------------|------| | $V_{\rm I}$ | DC input voltage | _ | -0.5 | 3.6 | V | | V <sub>O</sub> | Output voltage for I/O pins | _ | 0 | V <sub>CCIO</sub> | V | | | | Commercial | 0 | 85 | °C | | $\mathrm{T}_{\mathrm{J}}$ | Operating junction temperature | Industrial | -40 | 100 | °C | | | | Automotive | -40 | 125 | °C | | | | Standard POR <sup>(6)</sup> | 200 μs | 50 ms | _ | | $t_{RAMP}$ | Power supply ramp time | Fast POR (7) | 200 μs | 3 ms | _ | | | | Instant-on | 200 μs | 3 ms | _ | | ${ m I_{Diode}}$ | Magnitude of DC current across PCI clamp diode when enabled | _ | _ | 10 | mA | $<sup>^{(4)}</sup>$ All $V_{CCA}$ pins must be powered to 2.5 V (even when PLLs are not used), and must be powered up and powered down at the same time. <sup>(5)</sup> V<sub>CCD PLL</sub> must always be connected to V<sub>CC</sub> through a decoupling capacitor and ferrite bead. <sup>(6)</sup> Each individual power supply should reach the recommended operating range within 50 ms. <sup>(7)</sup> Each individual power supply should reach the recommended operating range within 3 ms. ### **Programming/Erasure Specifications** #### Table 9: Programming/Erasure Specifications for MAX 10 Devices This table shows the programming cycles and data retention duration of the user flash memory (UFM) and configuration flash memory (CFM) blocks. For more information about data retention duration with 10,000 programming cycles for automotive temperature devices, contact your Altera quality representative. | Erase and reprogram cycles (E/P) (8) (Cycles/page) | Temperature (°C) | Data retention duration (Years) | |----------------------------------------------------|------------------|---------------------------------| | 10,000 | 85 | 20 | | 10,000 | 100 | 10 | #### **DC Characteristics** #### I/O Pin Leakage Current The values in the table are specified for normal device operation. The values vary during device power-up. This applies for all $V_{CCIO}$ settings (3.3, 3.0, 2.5, 1.8, 1.5, 1.35, and 1.2 V). $10 \,\mu\text{A}$ I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be the observed when the diode is on. Input channel leakage of ADC I/O pins due to hot socket is up to maximum of 1.8 mA. The input channel leakage occurs when the ADC IP core is enabled or disabled. This is applicable to all MAX 10 devices with ADC IP core, which are 10M04, 10M08, 10M16, 10M25, 10M40, and 10M50 devices. The ADC I/O pins are in Bank 1A. #### Table 10: I/O Pin Leakage Current for MAX 10 Devices | Symbol | Parameter | Condition | Min | Max | Unit | |------------------|-----------------------------------|--------------------------------------------|-----|-----|------| | $I_{\mathrm{I}}$ | Input pin leakage current | $V_I = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -10 | 10 | μΑ | | I <sub>OZ</sub> | Tristated I/O pin leakage current | $V_O = 0 V \text{ to } V_{CCIOMAX}$ | -10 | 10 | μΑ | <sup>(8)</sup> The number of E/P cycles applies to the smallest possible flash block that can be erased or programmed in each MAX 10 device. Each MAX 10 device has multiple flash pages per device. Table 11: ADC\_VREF Pin Leakage Current for MAX 10 Devices | Symbol | Parameter | Condition | Min | Max | Unit | |-----------|------------------------------|--------------------|-----|-----|------| | Ι | ADC_VREF pin leakage current | Single supply mode | _ | 10 | μΑ | | ¹adc_vref | | Dual supply mode | _ | 20 | μΑ | #### **Bus Hold Parameters** Bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode. **Table 12: Bus Hold Parameters for MAX 10 Devices** | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | | |-----------------------------------|-----------------------------------------------------------------------------------------|-----------------------|------|-------|-------|------|------|-----|------|-----|------|-----|------|------| | Parameter | Condition | 1.2 | | 1.5 | | 1.8 | | 2.5 | | 3.0 | | 3.3 | | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold low, sustaining current | $V_{IN} > V_{IL}$ (maximum) | 8 | _ | 12 | _ | 30 | _ | 50 | _ | 70 | _ | 70 | _ | μΑ | | Bus-hold high, sustaining current | $V_{IN} < V_{IH}$ (minimum) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μΑ | | Bus-hold low, overdrive current | $\begin{array}{c} 0 \; \mathrm{V} < \mathrm{V_{IN}} < \\ \mathrm{V_{CCIO}} \end{array}$ | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | _ | 500 | μΑ | | Bus-hold high, overdrive current | $\begin{array}{c} 0 \; \mathrm{V} < \mathrm{V_{IN}} < \\ \mathrm{V_{CCIO}} \end{array}$ | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | _ | -500 | μΑ | | Bus-hold trip point | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | ### **Series OCT without Calibration Specifications** ### Table 13: Series OCT without Calibration Specifications for MAX 10 Devices This table shows the variation of on-chip termination (OCT) without calibration across process, voltage, and temperature (PVT). | Description | V (V) | Resistance | Unit | | |--------------------------------|-----------------------|-------------------------|------|-------| | Description | V <sub>CCIO</sub> (V) | –C7, –I6, –I7, –A6, –A7 | -C8 | Offic | | | 3.00 | ±35 | ±30 | % | | | 2.50 | ±35 | ±30 | % | | Series OCT without calibration | 1.80 | ±40 | ±35 | % | | Series Oct without campiation | 1.50 | ±40 | ±40 | % | | | 1.35 | ±40 | ±50 | % | | | 1.20 | ±45 | ±60 | % | #### Series OCT with Calibration at Device Power-Up Specifications #### Table 14: Series OCT with Calibration at Device Power-Up Specifications for MAX 10 Devices OCT calibration is automatically performed at device power-up for OCT enabled I/Os. | Description | V <sub>CCIO</sub> (V) | Calibration Accuracy | Unit | |------------------------------------------------|-----------------------|----------------------|------| | | 3.00 | ±12 | % | | | 2.50 | ±12 | % | | Series OCT with calibration at device power-up | 1.80 | ±12 | % | | Series OCT with cambration at device power-up | 1.50 | ±12 | % | | | 1.35 | ±12 | % | | | 1.20 | ±12 | % | #### **OCT Variation after Calibration at Device Power-Up** The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use the following table and equation to determine the final OCT resistance considering the variations after calibration at device power-up. #### Table 15: OCT Variation after Calibration at Device Power-Up for MAX 10 Devices This table lists the change percentage of the OCT resistance with voltage and temperature. | Desccription | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |----------------------------------------------------|-----------------|--------------|--------------| | | 3.00 | 0.25 | -0.027 | | | 2.50 | 0.245 | -0.04 | | OCT variation after calibration at device power-up | 1.80 | 0.242 | -0.079 | | OC1 variation after campitation at device power-up | 1.50 | 0.235 | -0.125 | | | 1.35 | 0.229 | -0.16 | | | 1.20 | 0.197 | -0.208 | Figure 1: Equation for OCT Resistance after Calibration at Device Power-Up $$\Delta R_V = (V_2 - V_1) \times 1000 \times dR/dV$$ $$\Delta R_T = (T_2 - T_1) \times dR/dT$$ For $\Delta R_X < 0$ ; $MF_X = 1/(|\Delta R_X|/100 + 1)$ For $\Delta R_X > 0$ ; $MF_X = \Delta R_X/100 + 1$ $$MF = MF_V \times MF_T$$ $$R_{final} = R_{initial} \times MF$$ The definitions for equation are as follows: - T<sub>1</sub> is the initial temperature. - T<sub>2</sub> is the final temperature. - MF is multiplication factor. - R<sub>initial</sub> is initial resistance. - R<sub>final</sub> is final resistance. - Subscript x refers to both V and T. - $\Delta R_V$ is variation of resistance with voltage. - $\Delta R_T$ is variation of resistance with temperature. - dR/dT is the change percentage of resistance with temperature after calibration at device power-up. - dR/dV is the change percentage of resistance with voltage after calibration at device power-up. - $V_1$ is the initial voltage. - V<sub>2</sub> is final voltage. The following figure shows the example to calculate the change of 50 $\Omega$ I/O impedance from 25°C at 3.0 V to 85°C at 3.15 V. Figure 2: Example for OCT Resistance Calculation after Calibration at Device Power-Up $$\Delta R_V = (3.15 - 3) \times 1000 \times -0.027 = -4.05$$ $\Delta R_T = (85 - 25) \times 0.25 = 15$ Because $\Delta R_V$ is negative, $$MF_V = 1/(4.05/100 + 1) = 0.961$$ Because $\Delta R_T$ is positive, $$MF_T = 15/100 + 1 = 1.15$$ $$MF = 0.961 \times 1.15 = 1.105$$ $$R_{final} = 50 \times 1.105 = 55.25\Omega$$ #### **Pin Capacitance** **Table 16: Pin Capacitance for MAX 10 Devices** | Symbol | Parameter | Maximum | Unit | |----------------|-----------------------------------------------------------------------------------------------------------------|---------|------| | $C_{IOB}$ | Input capacitance on bottom I/O pins | 8 | pF | | $C_{IOLRT}$ | Input capacitance on left/right/top I/O pins | 7 | pF | | $C_{LVDSB}$ | Input capacitance on bottom I/O pins with dedicated LVDS output <sup>(9)</sup> | 8 | pF | | $C_{ADCL}$ | Input capacitance on left I/O pins with ADC input (10) | 9 | pF | | $C_{VREFLRT}$ | Input capacitance on left/right/top dual purpose $V_{REF}$ pin when used as $V_{REF}$ or user I/O pin $^{(11)}$ | 48 | pF | | $C_{ m VREFB}$ | Input capacitance on bottom dual purpose $V_{REF}$ pin when used as $V_{REF}$ or user I/O pin | 50 | pF | | $C_{CLKB}$ | Input capacitance on bottom dual purpose clock input pins (12) | 7 | pF | | $C_{CLKLRT}$ | Input capacitance on left/right/top dual purpose clock input pins (12) | 6 | pF | #### **Internal Weak Pull-Up Resistor** All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. <sup>(9)</sup> Dedicated LVDS output buffer is only available at bottom I/O banks. <sup>(10)</sup> ADC pins are only available at left I/O banks. When V<sub>REF</sub> pin is used as regular input or output, F<sub>max</sub> performance is reduced due to higher pin capacitance. Using the V<sub>REF</sub> pin capacitance specification from device datasheet, perform SI analysis on your board setup to determine the $F_{max}$ of your system. <sup>(12) 10</sup>M40 and 10M50 devices have dual purpose clock input pins at top/bottom I/O banks. #### Table 17: Internal Weak Pull-Up Resistor for MAX 10 Devices Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------|-------------------------------------------|-----|-----|-----|------| | | | $V_{\text{CCIO}} = 3.3 \text{ V} \pm 5\%$ | 7 | 12 | 34 | kΩ | | | Value of I/O pin pull-up resistor before | $V_{\text{CCIO}} = 3.0 \text{ V} \pm 5\%$ | 8 | 13 | 37 | kΩ | | R_ <sub>PU</sub> | and during configuration, as well as user | $V_{\text{CCIO}} = 2.5 \text{ V} \pm 5\%$ | 10 | 15 | 46 | kΩ | | т_р | mode if the programmable pull-up resistor option is enabled | $V_{\text{CCIO}} = 1.8 \text{ V} \pm 5\%$ | 16 | 25 | 75 | kΩ | | | | $V_{\text{CCIO}} = 1.5 \text{ V} \pm 5\%$ | 20 | 36 | 106 | kΩ | | | | $V_{\text{CCIO}} = 1.2 \text{ V} \pm 5\%$ | 33 | 82 | 179 | kΩ | ### **Hot-Socketing Specifications** **Table 18: Hot-Socketing Specifications for MAX 10 Devices** | Symbol | Parameter | Maximum | |------------------------|------------------------|----------------------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA <sup>(13)</sup> | ### **Hysteresis Specifications for Schmitt Trigger Input** MAX 10 devices support Schmitt trigger input on all I/O pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signal with slow edge rate. The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{\rm IOPIN}| = C \, dv/dt$ , in which C is I/O pin capacitance and dv/dt is the slew rate. Table 19: Hysteresis Specifications for Schmitt Trigger Input for MAX 10 Devices | Symbol | Parameter | Condition | Minimum | Unit | |-----------|--------------------------------------|--------------------------------|---------|------| | | | $V_{\rm CCIO} = 3.3 \text{ V}$ | 180 | mV | | V | Hysteresis for Schmitt trigger input | V <sub>CCIO</sub> = 2.5 V | 150 | mV | | $V_{HYS}$ | | V <sub>CCIO</sub> = 1.8 V | 120 | mV | | | | V <sub>CCIO</sub> = 1.5 V | 110 | mV | Figure 3: LVTTL/LVCMOS Input Standard Voltage Diagram Figure 4: Schmitt Trigger Input Standard Voltage Diagram ### **I/O Standards Specifications** Tables in this section list input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by MAX 10 devices. For minimum voltage values, use the minimum $V_{\text{CCIO}}$ values. For maximum voltage values, use the maximum $V_{\text{CCIO}}$ values. You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. #### **Single-Ended I/O Standards Specifications** #### Table 20: Single-Ended I/O Standards Specifications for MAX 10 Devices To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>IL</sub> | V <sub>IL</sub> (V) | | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA) | I <sub>OH</sub> (mA) | | |--------------------------|-----------------------|-----|-----------------|---------------------|--------------------------------------------------------|----------------------------|-------------------------|--------------------------------------------------------|----------------------------|----------------------|------------| | i/O Stalldard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | I <sub>OL</sub> (mA) | IOH (IIIA) | | 3.3 V LVTTL | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3 V LVCMOS | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> – 0.2 | 2 | -2 | | 3.0 V LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.45 | 2.4 | 4 | -4 | | 3.0 V LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | 2.5 V LVTTL and LVCMOS | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.4 | 2 | 1 | -1 | | 1.8 V LVTTL and LVCMOS | 1.71 | 1.8 | 1.89 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | 2.25 | 0.45 | V <sub>CCIO</sub> – 0.45 | 2 | -2 | | 1.5 V LVCMOS | 1.425 | 1.5 | 1.575 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | $0.25 \times V_{\rm CCIO}$ | $0.75 \times V_{\rm CCIO}$ | 2 | -2 | | 1.2 V LVCMOS | 1.14 | 1.2 | 1.26 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | $\begin{array}{c} 0.25 \times \\ V_{CCIO} \end{array}$ | $0.75 \times V_{\rm CCIO}$ | 2 | -2 | | 3.3 V Schmitt<br>Trigger | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | _ | _ | _ | _ | | 2.5 V Schmitt<br>Trigger | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | V <sub>CCIO</sub> + 0.3 | _ | _ | _ | _ | | 1.8 V Schmitt<br>Trigger | 1.71 | 1.8 | 1.89 | -0.3 | $\begin{array}{c} 0.35 \times \\ V_{CCIO} \end{array}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | _ | _ | _ | _ | | 1.5 V Schmitt<br>Trigger | 1.425 | 1.5 | 1.575 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | _ | _ | _ | _ | | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>IL</sub> (V) | | V <sub>IH</sub> (V) | | V <sub>OL</sub> (V) V <sub>OH</sub> (V) | | In (mA) | I <sub>OH</sub> (mA) | |--------------|-----------------------|-----|------|---------------------|---------------------------|-----------------------------------------------------------|-------------------------|-----------------------------------------------------------|---------------------------|----------------------|----------------------| | | Min | Тур | Max | Min | Max | Min | Max | Max | Min | I <sub>OL</sub> (mA) | IOH (IIIA) | | 3.0 V PCI | 2.85 | 3 | 3.15 | _ | $0.3 \times V_{\rm CCIO}$ | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} \end{array}$ | V <sub>CCIO</sub> + 0.3 | $\begin{array}{c} 0.1 \times \\ V_{\rm CCIO} \end{array}$ | $0.9 \times V_{\rm CCIO}$ | 1.5 | -0.5 | #### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications Table 21: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for MAX 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | V <sub>TT</sub> (V) (14) | | | | |-------------------------|-------------------|-----------------------|-------|------------------------------------------------------------|--------------------------------|---------------------------------|----------------------------|-----------------------|-------------------------------|--| | i/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | SSTL-2 Class I,<br>II | 2.375 | 2.5 | 2.625 | 1.19 | 1.25 | 1.31 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | $V_{REF} + 0.04$ | | | SSTL-18 Class<br>I, II | 1.7 | 1.8 | 1.9 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | $V_{REF} + 0.04$ | | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | $\begin{array}{c} 0.49 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{\rm CCIO}$ | $0.49 \times V_{\rm CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{\text{CCIO}}$ | | | SSTL-135 Class<br>I, II | 1.283 | 1.35 | 1.45 | $\begin{array}{c} 0.49 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{\rm CCIO}$ | $0.49 \times V_{\rm CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{\text{CCIO}}$ | | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | 0.85 | 0.9 | 0.95 | | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.71 | 0.75 | 0.79 | 0.71 | 0.75 | 0.79 | | | HSTL-12 Class | 1.14 | 1.2 | 1.26 | $V_{\rm CCIO}^{(15)}$ | $0.5 \times V_{\rm CCIO}$ (15) | $0.52 \times V_{\rm CCIO}$ (15) | | $0.5 \times V_{CCIO}$ | _ | | | I, II | 1.14 1.2 1.20 | | 1.20 | $V_{\rm CCIO}$ (16) | $0.5 \times V_{\text{CCIO}}$ | $0.53 \times V_{\text{CCIO}}$ | | o.o x + CCIO | | | $<sup>^{(14)}\</sup> V_{TT}$ of transmitting device must track $V_{REF}$ of the receiving device. <sup>(15)</sup> Value shown refers to DC input reference voltage, V<sub>REF(DC)</sub>. $<sup>^{(16)}</sup>$ Value shown refers to AC input reference voltage, $V_{REF(AC)}$ . | I/O Standard | V <sub>CCIO</sub> (V) | | | | V <sub>REF</sub> (V) | | V <sub>TT</sub> (V) <sup>(14)</sup> | | | | |--------------|-----------------------|-----|-----|----------------------------|-----------------------|----------------------------|-------------------------------------|-----|-----|--| | 1/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | HSUL-12 | 1.14 | 1.2 | 1.3 | $0.49 \times V_{\rm CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{\rm CCIO}$ | _ | _ | _ | | #### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications #### Table 22: Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for MAX 10 Devices To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL-15 Class I specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. | I/O Standard | | <sub>C)</sub> (V) | | <sub>(C)</sub> (V) | | <sub>C)</sub> (V) | | <sub>C)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | |---------------------|-----|--------------------------|--------------------------|--------------------|-----|--------------------------|--------------------------|-------------------|-------------------------------------------------------|-----------------------------------------------------------|----------------------|----------------------| | i/O Standard | Min | Max | Min | Max | Min | Max | Min | Max | Max | Min | IOL (IIIA) | iOH (IIIA) | | SSTL-2<br>Class I | _ | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | _ | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | _ | V <sub>TT</sub> – 0.57 | V <sub>TT</sub> + 0.57 | 8.1 | -8.1 | | SSTL-2<br>Class II | _ | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | _ | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | _ | V <sub>TT</sub> - 0.76 | V <sub>TT</sub> + 0.76 | 16.4 | -16.4 | | SSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | _ | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | V <sub>TT</sub> - 0.475 | V <sub>TT</sub> + 0.475 | 6.7 | -6.7 | | SSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | _ | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | 0.28 | V <sub>CCIO</sub> – 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | _ | $\begin{array}{c} 0.2 \times \\ V_{CCIO} \end{array}$ | $\begin{array}{c} 0.8 \times \\ V_{CCIO} \end{array}$ | 8 | -8 | | SSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | _ | $\begin{array}{c} 0.2 \times \\ V_{CCIO} \end{array}$ | $\begin{array}{c} 0.8 \times \\ V_{\rm CCIO} \end{array}$ | 16 | -16 | | SSTL-135 | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | _ | V <sub>REF</sub> – 0.16 | V <sub>REF</sub> + 0.16 | _ | $\begin{array}{c} 0.2 \times \\ V_{CCIO} \end{array}$ | $\begin{array}{c} 0.8 \times \\ V_{\rm CCIO} \end{array}$ | _ | _ | | HSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | $<sup>^{(14)}\</sup> V_{TT}$ of transmitting device must track $V_{REF}$ of the receiving device. | I/O Standard | V <sub>IL(D</sub> | <sub>C)</sub> (V) | V <sub>IH(D</sub> | <sub>(C)</sub> (V) | V <sub>IL(A</sub> | <sub>C)</sub> (V) | V <sub>IH(A</sub> | <sub>(C)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | |---------------------|-------------------|-------------------------|-------------------------|--------------------------|-------------------|-------------------------|-------------------------|--------------------------|------------------------------------------------------------|----------------------------|----------------------|----------------------| | i/O Standard | Min | Max | Min | Max | Min | Max | Min | Max | Max | Min | IOL (IIIA) | IOH (IIIA) | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> - 0.2 | $V_{REF} + 0.2$ | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | $\begin{array}{c} 0.25 \times \\ V_{CCIO} \end{array}$ | $0.75 \times V_{\rm CCIO}$ | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | $\begin{array}{c} 0.25 \times \\ V_{\rm CCIO} \end{array}$ | $0.75 \times V_{\rm CCIO}$ | 14 | -14 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | _ | $\begin{array}{c} 0.1 \times \\ V_{\rm CCIO} \end{array}$ | $0.9 \times V_{\rm CCIO}$ | _ | _ | ### **Differential SSTL I/O Standards Specifications** Differential SSTL requires a $V_{REF}$ input. Table 23: Differential SSTL I/O Standards Specifications for MAX 10 Devices | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>Swing(DC)</sub> (V) | | | V <sub>X(AC)</sub> (V) | V <sub>Swing(AC)</sub> (V) | | | |---------------------|-----------------------|-----|-------|----------------------------|---------------------|------------------------------|------------------------|--------------------------------|-----------------------------------------------|-----------------------------------------------| | i/O Standard | Min | Тур | Max | Min | Max <sup>(17)</sup> | Min | Тур | Max | Min | Max | | SSTL-2 Class I, II | 2.375 | 2.5 | 2.625 | 0.36 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 - 0.2 | _ | V <sub>CCIO</sub> /2+<br>0.2 | 0.7 | $V_{CCIO}$ | | SSTL-18 Class I, II | 1.7 | 1.8 | 1.9 | 0.25 | V <sub>CCIO</sub> | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2+<br>0.175 | 0.5 | $V_{CCIO}$ | | SSTL-15 Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). | I/O Standard | V <sub>CCIO</sub> (V) | | | $V_{Swing}$ | <sub>(DC)</sub> (V) | | $V_{X(AC)}(V)$ | | V <sub>Swing(AC)</sub> (V) | | | |---------------|-----------------------|------|------|-------------|---------------------|--------------------------|-----------------------------------------------------------|--------------------------|-----------------------------------------------|---------------------------|--| | i/O Staildaid | Min | Тур | Max | Min | Max <sup>(17)</sup> | Min | Тур | Max | Min | Max | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | _ | V <sub>REF</sub> – 0.135 | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} \end{array}$ | V <sub>REF</sub> + 0.135 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | #### Differential HSTL and HSUL I/O Standards Specifications Differential HSTL requires a V<sub>REF</sub> input. Table 24: Differential HSTL and HSUL I/O Standards Specifications for MAX 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V) | | | | |------------------------|-------|-----------------------|-------|------|--------------------------|---------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------|------------------------------------------------------------|---------------------------|--------------------------------------------------------|------|--| | i, o standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.85 | _ | 0.95 | 0.85 | _ | 0.95 | 0.4 | | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.71 | _ | 0.79 | 0.71 | _ | 0.79 | 0.4 | | | HSTL-12 Class<br>I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> | $\begin{array}{c} 0.48 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{\rm CCIO}$ | $0.52 \times V_{\rm CCIO}$ | $\begin{array}{c} 0.48 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{\rm CCIO}$ | $\begin{array}{c} 0.52 \times \\ V_{CCIO} \end{array}$ | 0.3 | | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | _ | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} - \\ 0.12 \end{array}$ | 0.5 ×<br>V <sub>CCIO</sub> | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} + \\ 0.12 \end{array}$ | $\begin{array}{c} 0.4 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{\rm CCIO}$ | $0.6 \times V_{\rm CCIO}$ | 0.44 | | The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). #### **Differential I/O Standards Specifications** Table 25: Differential I/O Standards Specifications for MAX 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>ID</sub> ( | mV) | | V <sub>ICM</sub> (V) (18) | | V <sub>O</sub> | <sub>o</sub> (mV) <sup>(19</sup> | )(20) | V <sub>OS</sub> (V) <sup>(19)</sup> | | | |----------------------|-------|-----------------------|-------|-------------------|-----|------|--------------------------------------------------------------------------------------------------|------|----------------|----------------------------------|-------|-------------------------------------|------|-------| | i/O Stailuaiu | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | | | | | | | 0.05 | $D_{MAX} \le 500 \text{ Mbps}$ | 1.8 | | | | | | | | LVPECL (21) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{c} 500 \text{ Mbps} \leq & D_{\text{MAX}} \\ \leq & 700 \text{ Mbps} \end{array}$ | 1.8 | _ | _ | _ | _ | _ | _ | | | | | | | | 1.05 | $D_{MAX} > 700 \text{ Mbps}$ | 1.55 | | | | | | | | | | | | | | 0.05 | $D_{MAX} \le 500 \text{ Mbps}$ | 1.8 | | | | | | | | LVDS | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{c} 500 \; Mbps \; \leq \; D_{MAX} \\ \leq \; 700 \; Mbps \end{array}$ | 1.8 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | | | | | | | 1.05 | $D_{MAX} > 700 \text{ Mbps}$ | 1.55 | | | | | | | | BLVDS (22) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | mini-LVDS | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 300 | _ | 600 | 1 | 1.2 | 1.4 | | RSDS (23) | 2.375 | 2.5 | 2.625 | | | | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | PPDS (Row I/Os) (23) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | $<sup>^{(18)}~</sup>V_{IN}$ range: 0 V $\leq V_{IN} \leq$ 1.85 V. <sup>(19)</sup> $R_L$ range: $90 \le R_L \le 110 \Omega$ . $<sup>^{(20)}\,</sup>$ Low $V_{\rm OD}$ setting is only supported for RSDS standard. <sup>(21)</sup> LVPECL input standard is only supported at clock input. Output standard is not supported. No fixed $V_{IN}$ , $V_{OD}$ , and $V_{OS}$ specifications for Bus LVDS (BLVDS). They are dependent on the system topology. <sup>(23)</sup> Mini-LVDS, RSDS, and Point-to-Point Differential Signaling (PPDS) standards are only supported at the output pins for MAX 10 devices. | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>ID</sub> ( | V <sub>ID</sub> (mV) | | V <sub>ICM</sub> (V) (18) | | V <sub>OD</sub> (mV) (19)(20) | | | V <sub>OS</sub> (V) <sup>(19)</sup> | | | |----------------------|-------|-----------------------|-------|-------------------|----------------------|------|----------------------------------------------------------------------------------------------|------|-------------------------------|------|-----|-------------------------------------|------|-----| | 1/O Standard | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | | | | | | | 0.05 | $D_{MAX} \le 500 \text{ Mbps}$ | 1.8 | | | | | | | | TMDS <sup>(24)</sup> | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{c} 500 \text{ Mbps} \leq D_{\text{MAX}} \\ \leq 700 \text{ Mbps} \end{array}$ | 1.8 | _ | _ | _ | _ | _ | _ | | | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | Sub-LVDS | 1.71 | 1.8 | 1.89 | 100 | _ | 0.55 | _ | 1.25 | | (26) | | 0.8 | 0.9 | 1 | | SLVS | 2.375 | 2.5 | 2.625 | 100 | _ | 0.05 | _ | 1.1 | | (26) | | | (27) | | | | | | | | | 0.05 | D <sub>MAX</sub> ≤ 500 Mbps | 1.8 | | | | | | | | HiSpi | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{c} 500 \text{ Mbps} \leq D_{\text{MAX}} \\ \leq 700 \text{ Mbps} \end{array}$ | 1.8 | _ | _ | _ | _ | _ | _ | | | | | | | | 1.05 | $D_{MAX} > 700 \text{ Mbps}$ | 1.55 | | | | | | | #### **Related Information** MAX 10 LVDS SERDES I/O Standards Support, MAX 10 High-Speed LVDS I/O User Guide Provides the list of I/O standards supported in single supply and dual supply devices. # **Switching Characteristics** This section provides the performance characteristics of MAX 10 core and periphery blocks. <sup>(18)</sup> $V_{IN}$ range: $0 \text{ V} \le V_{IN} \le 1.85 \text{ V}$ . <sup>&</sup>lt;sup>(19)</sup> $R_L$ range: $90 \le R_L \le 110 \Omega$ . <sup>(20)</sup> Low V<sub>OD</sub> setting is only supported for RSDS standard. <sup>(24)</sup> Supported with requirement of an external level shift <sup>(25)</sup> Sub-LVDS input buffer is using 2.5 V differential buffer. <sup>(26)</sup> Differential output depends on the values of the external termination resistors. <sup>(27)</sup> Differential output offset voltage depends on the values of the external termination resistors. # **Core Performance Specifications** ### **Clock Tree Specifications** Table 26: Clock Tree Specifications for MAX 10 Devices | Device | | | Performance | | | Unit | |--------|-----|----------|-------------|-----|-----|-------| | Device | -16 | −A6, −C7 | -I7 | -A7 | -C8 | Offic | | 10M02 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M04 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M08 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M16 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M25 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M40 | 450 | 416 | 416 | 382 | 402 | MHz | | 10M50 | 450 | 416 | 416 | 382 | 402 | MHz | ### **PLL Specifications** ### **Table 27: PLL Specifications for MAX 10 Devices** V<sub>CCD PLL</sub> should always be connected to V<sub>CCINT</sub> through decoupling capacitor and ferrite bead. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|-----------|-----|-----|-------|------| | f <sub>IN</sub> (28) | Input clock frequency | _ | 5 | _ | 472.5 | MHz | | $f_{ m INPFD}$ | Phase frequency detector (PFD) input frequency | _ | 5 | _ | 325 | MHz | <sup>(28)</sup> This parameter is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------| | f <sub>VCO</sub> (29) | PLL internal voltage-controlled oscillator (VCO) operating range | _ | 600 | _ | 1300 | MHz | | $f_{INDUTY}$ | Input clock duty cycle | _ | 40 | _ | 60 | % | | t <sub>INJITTER_CCJ</sub> | Input clock cycle-to-cycle jitter | F <sub>INPFD</sub> ≥ 100 MHz | _ | _ | 0.15 | UI | | (30) | Imput clock cycle-to-cycle fitter | F <sub>INPFD</sub> < 100 MHz | _ | _ | ±750 | ps | | f <sub>OUT_EXT</sub> (28) | PLL output frequency for external clock output | _ | _ | _ | 472.5 | MHz | | | | -6 speed grade | _ | _ | 472.5 | MHz | | $f_{OUT}$ | PLL output frequency to global clock | -7 speed grade | _ | _ | 450 | MHz | | | | -8 speed grade | _ | _ | 402.5 | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for external clock output | Duty cycle set to 50% | 45 | 50 | 55 | % | | $t_{LOCK}$ | Time required to lock from end of device configuration | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically | After switchover,<br>reconfiguring any non-<br>post-scale counters or<br>delays, or when areset is<br>deasserted | _ | _ | 1 | ms | | t <sub>OUTJITTER</sub> | Regular I/O period jitter | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | PERIOD_IO (31) | Regular 1/O period jitter | F <sub>OUT</sub> < 100 MHz | | | 75 | mUI | The VCO frequency reported by the Quartus Prime software in the PLL summary section of the compilation report takes into consideration the VCO post-scale counter $\kappa$ value. Therefore, if the counter $\kappa$ has a value of 2, the frequency reported can be lower than the $f_{VCO}$ specification. <sup>(30)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source, which is less than 200 ps. Peak-to-peak jitter with a probability level of $10^{-12}$ (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. M10-DATASHEET 2016.01.22 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------------------------------|----------------------------|-----|----------|-----|----------------| | t <sub>OUTJITTER_CCJ_</sub> | Regular I/O cycle-to-cycle jitter | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | t <sub>outjitter_ccj_</sub><br>io <sup>(31)</sup> | Regular 1/0 cycle-to-cycle fitter | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on areset signal. | _ | 10 | _ | _ | ns | | t <sub>CONFIGPLL</sub> | Time required to reconfigure scan chains for PLLs | _ | _ | 3.5 (32) | _ | SCANCLK cycles | | f <sub>SCANCLK</sub> | scanclk frequency | _ | _ | _ | 100 | MHz | ## Table 28: PLL Specifications for MAX 10 Single Supply Devices For V36 package, the PLL specification is based on single supply devices. | Symbol | Parameter | Condition | Max | Unit | |------------------------------------------------|----------------------------------------------|-------------------------------|-----|------| | t <sub>OUTJITTER_</sub> PERIOD_<br>DEDCLK (31) | Dedicated clock output period jitter | $F_{OUT} \ge 100 \text{ MHz}$ | 660 | ps | | | Dedicated clock output period fitter | F <sub>OUT</sub> < 100 MHz | 66 | mUI | | t <sub>OUTJITTER_CCJ_</sub> | Dedicated clock output cycle-to-cycle jitter | F <sub>OUT</sub> ≥ 100 MHz | 660 | ps | | toutjitter_ccj_<br>dedclk <sup>(31)</sup> | Dedicated clock output cycle-to-cycle fitter | F <sub>OUT</sub> < 100 MHz | 66 | mUI | ### Table 29: PLL Specifications for MAX 10 Dual Supply Devices | Symbol | Parameter | Condition | Max | Unit | |-------------------------------------------|----------------------------------------------|-------------------------------|-----|------| | toutjitter_period_<br>dedclk (31) | Dedicated clock output period jitter | $F_{OUT} \ge 100 \text{ MHz}$ | 300 | ps | | | Dedicated clock output period fitter | F <sub>OUT</sub> < 100 MHz | 30 | mUI | | toutjitter_ccj_ | Dedicated clock output cycle-to-cycle jitter | F <sub>OUT</sub> ≥ 100 MHz | 300 | ps | | toutjitter_ccj_<br>dedclk <sup>(31)</sup> | | F <sub>OUT</sub> < 100 MHz | 30 | mUI | <sup>(32)</sup> With 100 MHz scanclk frequency. ## **Embedded Multiplier Specifications** Table 30: Embedded Multiplier Specifications for MAX 10 Devices | | | | | Performance | | | | |------------------------|-----------------------|-----------------------------------------|-----|-----------------------|-----|------|--| | Mode | Number of Multipliers | Number of Multipliers Power Supply Mode | | –A6, –C7, –I7,<br>–A7 | -C8 | Unit | | | 9 × 9-bit multiplier | 1 | Single supply mode | 198 | 183 | 160 | MHz | | | 9 × 9-oit munipher | 1 | Dual supply mode | 310 | 260 | 210 | MHz | | | 10 × 10 bit multiplion | 1 | Single supply mode | 198 | 183 | 160 | MHz | | | 18 × 18-bit multiplier | 1 | Dual supply mode | 265 | 240 | 190 | MHz | | ### **Memory Block Performance Specifications** **Table 31: Memory Block Performance Specifications for MAX 10 Devices** | | | Resources Used | | | | | | | |-------------------------------------|-----------------------|----------------|------------------|--------------------|-----|-----------------------|-----|------| | Memory | Mode | LEs | M9K<br>Memory | Power Supply Mode | -16 | –A6, –C7, –I7,<br>–A7 | -C8 | Unit | | FIFO 256 × 36 Single-port 256 × 36 | EIEO 256 × 36 | 47 | 1 | Single supply mode | 232 | 219 | 204 | MHz | | | 4/ | 1 | Dual supply mode | 330 | 300 | 250 | MHz | | | | Single port 256 × 36 | 0 | 1 - | Single supply mode | 232 | 219 | 204 | MHz | | M9K Block | Siligle-port 230 × 30 | U | | Dual supply mode | 330 | 300 | 250 | MHz | | MISK BIOCK | Simple dual-port | 0 | 1 | Single supply mode | 232 | 219 | 204 | MHz | | | 256 × 36 CLK | 0 | 1 | Dual supply mode | 330 | 300 | 250 | MHz | | | True dual port | | 1 - | Single supply mode | 232 | 219 | 204 | MHz | | | 512 × 18 single ськ | | | Dual supply mode | 330 | 300 | 250 | MHz | ## **Internal Oscillator Specifications** ### Table 32: Internal Oscillator Frequencies for MAX 10 Devices You can access to the internal oscillator frequencies in this table. The duty cycle of internal oscillator is approximately 45%–55%. | Device | | Frequency | - 11 | Unit | | | |--------|---------|-----------|---------|--------|--|--| | Device | Minimum | Typical | Maximum | Offic | | | | 10M02 | | | | | | | | 10M04 | | | | | | | | 10M08 | 55 | 82 | 116 | MHz | | | | 10M16 | | | | | | | | 10M25 | | | | | | | | 10M40 | 35 | 52 | 77 | MHz | | | | 10M50 | 33 | 32 | ,, | IVIIIZ | | | ### **UFM Performance Specifications** **Table 33: UFM Performance Specifications for MAX 10 Devices** | Block Mode | Mode | Interface | Device | Perfor | mance | - Unit | | |------------|-----------------------|---------------|---------------------------------------------|---------|---------|--------|--| | BIOCK | Bioch mode | interrace | Device | Minimum | Maximum | | | | | UFM Avalon-MM slave — | | 10M02 <sup>(34)</sup> | 3.43 | 7.25 | MHz | | | HEM | | Parallel (33) | 10M04, 10M08, 10M16, 10M25,<br>10M40, 10M50 | 5 | 116 | MHz | | | OTWI | | Serial (34) | 10M02, 10M04, 10M08, 10M16,<br>10M25 | 3.43 | 7.25 | MHz | | | | | 10M40, 10M50 | 2.18 | 4.81 | MHz | | | Clock source is derived from user, except for 10M02 device. Clock source is derived from 1/16 of the frequency of the internal oscillator. # **ADC Performance Specifications** ### **Single Supply Devices ADC Performance Specifications** Table 34: ADC Performance Specifications for MAX 10 Single Supply Devices | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|----------------------------|---------------------------|--------------|---------------------|------| | ADC resolution | | _ | _ | _ | 12 | bits | | ADC supply voltage | V <sub>CC_ONE</sub> | _ | 2.85 | 3.0/3.3 | 3.465 | V | | External reference voltage | $V_{REF}$ | _ | V <sub>CC_ONE</sub> - 0.5 | _ | V <sub>CC_ONE</sub> | V | | Sampling rate | $F_S$ | Accumulative sampling rate | _ | _ | 1 | MSPS | | Operating junction temperature range | $T_{J}$ | _ | -40 | 25 | 125 | °C | | Analog input voltage | N/ | Prescalar disabled | 0 | <del>-</del> | V <sub>REF</sub> | V | | Analog input voltage | $V_{IN}$ | Prescalar enabled (35) | 0 | _ | 3.6 | V | | Input resistance | R <sub>IN</sub> | _ | _ | (36) | _ | kΩ | | Input capcitance | $C_{IN}$ | _ | _ | (36) | _ | pF | <sup>(35)</sup> Prescalar function divides the analog input voltage by half. The analog input handles up to 3.6 V for the MAX 10 single supply devices. <sup>(36)</sup> Download the SPICE models for simulation. | P | arameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------|--------------------------------|---------------------|------------------------------------------------|---------------------|-----|------|------| | | Offset error and drift | Г | Prescalar disabled | -0.2 | _ | 0.2 | %FS | | | Offset effor and drift | E <sub>offset</sub> | Prescalar enabled | -0.5 | _ | 0.5 | %FS | | | Gain error and drift | E | Prescalar disabled | -0.5 | _ | 0.5 | %FS | | D.C.A | Gain error and drift | $E_{gain}$ | Prescalar enabled | -0.75 | _ | 0.75 | %FS | | DC Accuracy | Differential non linearity | DNL | External V <sub>REF</sub> , no missing code | -0.9 | _ | 0.9 | LSB | | | | DNL | Internal V <sub>REF</sub> , no missing code | -1 | _ | 1.7 | LSB | | | Integral non linearity | INL | _ | -2 | _ | 2 | LSB | | | Total harmonic distortion | THD | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | -65 <sup>(37)</sup> | _ | _ | dB | | AC Accuracy | Signal-to-noise ratio | SNR | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | 54 (38) | _ | _ | dB | | | Signal-to-noise and distortion | SINAD | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | 53 (39) | _ | _ | dB | | | Temperature sampling rate | $T_S$ | _ | _ | _ | 50 | kSPS | | On-Chip Temperature Sensor | Absolute accuracy | _ | -40 to 125°C,<br>with 64 samples<br>averaging | _ | _ | ±10 | °C | <sup>(37)</sup> THD with prescalar enabled is 6dB less than the specification. <sup>(38)</sup> SNR with prescalar enabled is 6dB less than the specification. <sup>(39)</sup> SINAD with prescalar enabled is 6dB less than the specification. <sup>(40)</sup> For the Quartus Prime software version 15.0 and later, Altera Modular ADC and Altera Modular Dual ADC IP cores handle the 64 samples averaging. For the Quartus Prime software versions prior to 14.1, you need to implement your own averaging calculation. | Parameter | | Symbol | Condition | Min | Тур | Max | Unit | |----------------------|-----------------|--------|----------------------------|-----|-----|-----|-------| | Conversion Rate (41) | Conversion time | _ | Single measurement | _ | _ | 1 | Cycle | | | | | Continuous<br>measurement | _ | _ | 1 | Cycle | | | | | Temperature<br>measurement | _ | _ | 1 | Cycle | **Related Information** **SPICE Models for Altera Devices** ### **Dual Supply Devices ADC Performance Specifications** **Table 35: ADC Performance Specifications for MAX 10 Dual Supply Devices** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------|----------------------|----------------------------|-------------------------------|-----|----------------------|------| | ADC resolution | _ | _ | _ | _ | 12 | bits | | Analog supply voltage | V <sub>CCA_ADC</sub> | _ | 2.375 | 2.5 | 2.625 | V | | Digital supply voltage | V <sub>CCINT</sub> | _ | 1.15 | 1.2 | 1.25 | V | | External reference voltage | $V_{ m REF}$ | _ | V <sub>CCA_ADC</sub><br>- 0.5 | _ | V <sub>CCA_ADC</sub> | V | | Sampling rate | $F_S$ | Accumulative sampling rate | _ | _ | 1 | MSPS | | Operating junction temperature range | T <sub>J</sub> | _ | -40 | 25 | 125 | °C | | Analog input voltage | V | Prescalar disabled | 0 | _ | V <sub>REF</sub> | V | | Analog input voltage | $V_{IN}$ | Prescalar enabled (42) | 0 | _ | 3 | V | | Analog supply current (DC) | I <sub>ACC_ADC</sub> | Average current | _ | 275 | 450 | μΑ | | Digital supply current (DC) | I <sub>CCINT</sub> | Average current | _ | 65 | 150 | μΑ | <sup>(41)</sup> For more detailed description, refer to Timing section in the MAX 10 Analog-to-Digital Converter User Guide. (42) Prescalar function divides the analog input voltage by half. The analog input handles up to 3 V input for the MAX 10 dual supply devices. | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |------------------|--------------------------------|---------------------|------------------------------------------------|-------------------------------|------|------|------| | Input resistance | | R <sub>IN</sub> | _ | _ | (43) | _ | kΩ | | Input capcitance | | C <sub>IN</sub> | _ | _ | (43) | _ | pF | | | Offset error and drift | Г | Prescalar disabled | -0.2 | _ | 0.2 | %FS | | | Onset error and drift | E <sub>offset</sub> | Prescalar enabled | -0.5 | _ | 0.5 | %FS | | D.C. I | Gain error and drift | E | Prescalar disabled | -0.5 | _ | 0.5 | %FS | | | | E <sub>gain</sub> - | Prescalar enabled | -0.75 | _ | 0.75 | %FS | | DC Accuracy | Differential non linearity | DNL | External V <sub>REF</sub> , no missing code | -0.9 | _ | 0.9 | LSB | | | Differential from infearity | DINL | Internal V <sub>REF</sub> , no missing code | -1 | _ | 1.7 | LSB | | | Integral non linearity | INL | _ | -2 | _ | 2 | LSB | | | Total harmonic distortion | THD | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | -70 <sup>(44)(45)</sup> (46) | _ | _ | dB | | AC Accuracy | Signal-to-noise ratio | SNR | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | 62 (47)(48)(46) | _ | _ | dB | | | Signal-to-noise and distortion | SINAD | $F_{IN} = 50 \text{ kHz}, F_S = 1$<br>MHz, PLL | 61.5 <sup>(49)</sup> (50)(46) | _ | _ | dB | <sup>(43)</sup> Download the SPICE models for simulation. $<sup>^{(44)}</sup>$ Total harmonic distortion is -65 dB for dual function pin. <sup>(45)</sup> THD with prescalar enabled is 6dB less than the specification. When using internal $V_{REF}$ , THD = 66 dB, SNR = 58 dB and SINAD = 57.5 dB for dedicated ADC input channels. <sup>(47)</sup> Signal-to-noise ratio is 54 dB for dual function pin. <sup>(48)</sup> SNR with prescalar enabled is 6dB less than the specification. <sup>(49)</sup> Signal-to-noise and distortion is 53 dB for dual function pin. <sup>(50)</sup> SINAD with prescalar enabled is 6dB less than the specification. | P | Parameter | | Condition | Min | Тур | Max | Unit | |---------------------------------|---------------------------|---------|-----------------------------------------------|-----|-----|-----|-------| | | Temperature sampling rate | $T_{S}$ | _ | _ | _ | 50 | kSPS | | On-Chip Tempera-<br>ture Sensor | Absolute accuracy | _ | -40 to 125°C,<br>with 64 samples<br>averaging | _ | _ | ±5 | °C | | | | | Single measurement | _ | _ | 1 | Cycle | | Conversion Rate (52) | Conversion time | _ | Continuous<br>measurement | _ | _ | 1 | Cycle | | | | | Temperature<br>measurement | _ | _ | 1 | Cycle | **Related Information** **SPICE Models for Altera Devices** ## **Periphery Performance Specifications** This section describes the periphery performance, high-speed I/O, and external memory interface. Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ### **High-Speed I/O Specifications** For more information about the high-speed and low-speed I/O performance pins, refer to the respective device pin-out files. #### **Related Information** **Documentation: Pin-Out Files for Altera Devices** <sup>(51)</sup> For the Quartus Prime software version 15.0 and later, Altera Modular ADC and Altera Modular Dual ADC IP cores handle the 64 samples averaging. For the Quartus Prime software versions prior to 14.1, you need to implement your own averaging calculation. <sup>&</sup>lt;sup>(52)</sup> For more detailed description, refer to Timing section in the MAX 10 Analog-to-Digital Converter User Guide. #### True PPDS and Emulated PPDS\_E\_3R Transmitter Timing Specifications ### Table 36: True PPDS and Emulated PPDS\_E\_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices True **PPDS** transmitter is only supported at bottom I/O banks. Emulated **PPDS** transmitter is supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | -I6, -A6, -C7, -I7 | | | -A7 | | | -C8 | | | - Unit | |-------------|------------------------------------------------------------------|------|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | | | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | c | Input clock<br>frequency (high-<br>speed I/O<br>performance pin) | ×10 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×8 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×7 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | $f_{HSCLK}$ | | ×4 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×2 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×1 | 5 | _ | 310 | 5 | _ | 310 | 5 | _ | 310 | MHz | | | Data rate (high-<br>speed I/O<br>performance pin) | ×10 | 100 | _ | 310 | 100 | _ | 310 | 100 | _ | 310 | Mbps | | | | ×8 | 80 | _ | 310 | 80 | _ | 310 | 80 | _ | 310 | Mbps | | HSIODR | | ×7 | 70 | _ | 310 | 70 | _ | 310 | 70 | _ | 310 | Mbps | | HSIODK | | ×4 | 40 | | 310 | 40 | _ | 310 | 40 | | 310 | Mbps | | | | ×2 | 20 | _ | 310 | 20 | _ | 310 | 20 | _ | 310 | Mbps | | | | ×1 | 10 | _ | 310 | 10 | _ | 310 | 10 | _ | 310 | Mbps | | | | ×10 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | Input clock | ×8 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | $f_{HSCLK}$ | Input clock<br>frequency (low-<br>speed I/O<br>performance pin) | ×7 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×4 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×2 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×1 | 5 | _ | 300 | 5 | _ | 300 | 5 | _ | 300 | MHz | | Symbol | Parameter | Mode | –l6, –A6, –C7, –l7 | | | -A7 | | | -C8 | | | Unit | |---------------------------------------|-------------------------------------------------------|----------------------------------------|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | | | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onic - | | | | ×10 | 100 | _ | 300 | 100 | _ | 300 | 100 | _ | 300 | Mbps | | | | ×8 | 80 | _ | 300 | 80 | _ | 300 | 80 | _ | 300 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 300 | 70 | _ | 300 | 70 | _ | 300 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 300 | 40 | _ | 300 | 40 | _ | 300 | Mbps | | | | ×2 | 20 | _ | 300 | 20 | _ | 300 | 20 | _ | 300 | Mbps | | | | ×1 | 10 | _ | 300 | 10 | _ | 300 | 10 | _ | 300 | Mbps | | t <sub>DUTY</sub> | Duty cycle on<br>transmitter output<br>clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(53)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | + (54) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | t <sub>x Jitter</sub> <sup>(54)</sup> | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | t <sub>RISE</sub> | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | TCCS specifications apply to I/O banks from the same side only. TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Parameter | Mode | –l6, –A6, –C7, –l7 | | | -A7 | | | -C8 | | | - Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-----|-----|-----|-----|-----|----------|-----|-----|--------| | | | Miode | Min | Тур | Max | Min | Тур | Max | Min<br>— | Тур | Max | Offic | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications Single Supply Devices True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications Table 37: True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices True **RSDS** transmitter is only supported at bottom I/O banks. Emulated **RSDS** transmitter is supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | −l6, −A6, −C7, −l7 | | | -A7 | | | | Unit | | | |--------------------|------------------------------------------------------------------|------|--------------------|-----|-----|-----|-----|-----|-----|------|-----|-------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | Input clock<br>frequency (high-<br>speed I/O<br>performance pin) | ×10 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | | ×8 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | £ | | ×7 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | f <sub>HSCLK</sub> | | ×4 | 5 | | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | | ×2 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | | ×1 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | Cumbal | Parameter | Mode | -l6, | –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |-------------------|----------------------------------------------|------|------|-----------|--------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 100 | _ | 100 | 100 | _ | 100 | 100 | _ | 100 | Mbps | | | | ×8 | 80 | _ | 100 | 80 | _ | 100 | 80 | _ | 100 | Mbps | | HSIODR | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 100 | 70 | _ | 100 | 70 | _ | 100 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 100 | 40 | _ | 100 | 40 | _ | 100 | Mbps | | | | ×2 | 20 | _ | 100 | 20 | _ | 100 | 20 | _ | 100 | Mbps | | | | ×1 | 10 | | 100 | 10 | _ | 100 | 10 | _ | 100 | Mbps | | | | ×10 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | Input clock | ×8 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | f | frequency (low- | ×7 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | periormanee pm) | ×2 | 5 | _ | 50 | 5 | _ | 50 | 5 | _ | 50 | MHz | | | | ×1 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×10 | 100 | _ | 100 | 100 | _ | 100 | 100 | _ | 100 | Mbps | | | | ×8 | 80 | _ | 100 | 80 | _ | 100 | 80 | _ | 100 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 100 | 70 | _ | 100 | 70 | _ | 100 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 100 | 40 | _ | 100 | 40 | _ | 100 | Mbps | | | | ×2 | 20 | _ | 100 | 20 | _ | 100 | 20 | _ | 100 | Mbps | | | | ×1 | 10 | _ | 100 | 10 | _ | 100 | 10 | _ | 100 | Mbps | | t <sub>DUTY</sub> | Duty cycle on<br>transmitter output<br>clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Symphol | Davameter | Mode | - <b>l</b> 6, | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------|-------------|--------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | TCCS <sup>(55)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | t <sub>x Jitter</sub> (56) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | x Jitter | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | $t_{ m RISE}$ | Rise time | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{\mathrm{FALL}}$ | Fall time | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> | Time required for<br>the PLL to lock,<br>after CONF_DONE<br>signal goes high,<br>indicating the<br>completion of<br>device<br>configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | $<sup>^{(55)}\,</sup>$ TCCS specifications apply to I/O banks from the same side only. <sup>(56)</sup> TX jitter is the jitter induced from core noise and I/O switching noise. ### Dual Supply Devices True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications ### Table 38: True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices True **RSDS** transmitter is only supported at bottom I/O banks. Emulated **RSDS** transmitter is supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | -l6 | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |--------------------|-------------------------------|------|-----|-------------|--------------|-----|-----|-----|-----|-----|-----|-------| | Зуппоот | rafailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | Input clock | ×8 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | £ | frequency (high- | ×7 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | periormanee pm) | ×2 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×1 | 5 | _ | 310 | 5 | _ | 310 | 5 | _ | 310 | MHz | | | | ×10 | 100 | _ | 310 | 100 | _ | 310 | 100 | _ | 310 | Mbps | | | | ×8 | 80 | _ | 310 | 80 | _ | 310 | 80 | _ | 310 | Mbps | | HSIODR | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 310 | 70 | _ | 310 | 70 | _ | 310 | Mbps | | HOIODK | performance pin) | ×4 | 40 | | 310 | 40 | | 310 | 40 | | 310 | Mbps | | | | ×2 | 20 | _ | 310 | 20 | _ | 310 | 20 | _ | 310 | Mbps | | | | ×1 | 10 | _ | 310 | 10 | _ | 310 | 10 | _ | 310 | Mbps | | | | ×10 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | Input clock | ×8 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | £ | frequency (low- | ×7 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | <sup>1</sup> HSCLK | speed I/O performance pin) | ×4 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | periormance pm) | ×2 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×1 | 5 | _ | 300 | 5 | _ | 300 | 5 | _ | 300 | MHz | | Symbol | Parameter | Mode | - <b>l</b> 6 | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |---------------------------------------|-------------------------------------------------------|----------------------------------------|--------------|-------------|--------------|-----|-----|-----|-----|-----|-----|-------| | Зуппоот | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 100 | _ | 300 | 100 | _ | 300 | 100 | _ | 300 | Mbps | | | | ×8 | 80 | _ | 300 | 80 | _ | 300 | 80 | _ | 300 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 300 | 70 | _ | 300 | 70 | _ | 300 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 300 | 40 | _ | 300 | 40 | _ | 300 | Mbps | | | | ×2 | 20 | _ | 300 | 20 | _ | 300 | 20 | _ | 300 | Mbps | | | | ×1 | 10 | _ | 300 | 10 | _ | 300 | 10 | _ | 300 | Mbps | | $t_{ m DUTY}$ | Duty cycle on transmitter output clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(57)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | 4 (58) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | t <sub>x Jitter</sub> <sup>(58)</sup> | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | t <sub>RISE</sub> | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | $<sup>^{(57)}\,</sup>$ TCCS specifications apply to I/O banks from the same side only. <sup>(58)</sup> TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Parameter | Mode | -16 | , –A6, –C7, | -I7 | | -A7 | | | -C8 | | Unit | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------------|-----|-----|-----|-----|-----|-----|-----|-------| | Symbol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | t <sub>LOCK</sub> | Time required for<br>the PLL to lock,<br>after CONF_DONE<br>signal goes high,<br>indicating the<br>completion of<br>device<br>configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | ### **Emulated RSDS\_E\_1R Transmitter Timing Specifications** ### Table 39: Emulated RSDS\_E\_1R Transmitter Timing Specifications for MAX 10 Dual Supply Devices Emulated **RSDS\_E\_1R** transmitter is supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | -l6, | –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |-------------|------------------------------|------|------|-----------|--------------|-----|-----|-----|-----|-----|-----|-------| | Зуппоот | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | Input aloak | ×8 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | £ | Input clock frequency (high- | ×7 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | performance pin) | ×2 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | 5 | _ | 170 | MHz | | Symbol | Parameter | Mode | -l6 <sub>2</sub> | , –A6, –C7, | . <b>–</b> 17 | | -A7 | | | -C8 | | Unit | |-------------------|----------------------------------------|------|------------------|-------------|---------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 170 | Mbps | | | | ×8 | 80 | _ | 170 | 80 | _ | 170 | 80 | _ | 170 | Mbps | | HSIODR | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 170 | 70 | _ | 170 | 70 | _ | 170 | Mbps | | пэюрк | performance pin) | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | _ | 170 | Mbps | | | | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | _ | 170 | Mbps | | | | ×1 | 10 | _ | 170 | 10 | _ | 170 | 10 | _ | 170 | Mbps | | | | ×10 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | Immut alo als | ×8 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | £ | Input clock frequency (low- | ×7 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | performance pm) | ×2 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | MHz | | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | 5 | _ | 170 | MHz | | | | ×10 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 170 | Mbps | | | | ×8 | 80 | _ | 170 | 80 | _ | 170 | 80 | _ | 170 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 170 | 70 | _ | 170 | 70 | _ | 170 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | _ | 170 | Mbps | | | | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | _ | 170 | Mbps | | | | ×1 | 10 | _ | 170 | 10 | _ | 170 | 10 | _ | 170 | Mbps | | t <sub>DUTY</sub> | Duty cycle on transmitter output clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Symbol | Parameter | Mode | - <b>l</b> 6 | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------|-------------|--------------|-----|-----|-----|-----|-----|-----|------| | Зушьог | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | TCCS <sup>(59)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | t <sub>x Jitter</sub> (60) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | x Jitter` | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | t <sub>RISE</sub> | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{\mathrm{FALL}}$ | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> | Time required for<br>the PLL to lock,<br>after CONF_DONE<br>signal goes high,<br>indicating the<br>completion of<br>device<br>configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | TCCS specifications apply to I/O banks from the same side only.TX jitter is the jitter induced from core noise and I/O switching noise. ### True Mini-LVDS and Emulated Mini-LVDS\_E\_3R Transmitter Timing Specifications ### Table 40: True Mini-LVDS and Emulated Mini-LVDS\_E\_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices True **mini-LVDS** transmitter is only supported at the bottom I/O banks. Emulated **mini-LVDS\_E\_3R** transmitter is supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | -16 | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | − <b>C</b> 8 | | Unit | |-------------|-------------------------------|------|-----|-------------|--------------|-----|-----|-----|-----|--------------|-----|-------| | Зуппоот | rafailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | Innut clock | ×8 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | f | Input clock frequency (high- | ×7 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | periormanee pm) | ×2 | 5 | _ | 155 | 5 | _ | 155 | 5 | _ | 155 | MHz | | | | ×1 | 5 | _ | 310 | 5 | _ | 310 | 5 | _ | 310 | MHz | | | | ×10 | 100 | _ | 310 | 100 | _ | 310 | 100 | _ | 310 | Mbps | | | | ×8 | 80 | _ | 310 | 80 | _ | 310 | 80 | _ | 310 | Mbps | | HSIODR | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 310 | 70 | _ | 310 | 70 | _ | 310 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 310 | 40 | _ | 310 | 40 | _ | 310 | Mbps | | | | ×2 | 20 | _ | 310 | 20 | _ | 310 | 20 | _ | 310 | Mbps | | | | ×1 | 10 | _ | 310 | 10 | _ | 310 | 10 | _ | 310 | Mbps | | | | ×10 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | Immut alo als | ×8 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | f | Input clock frequency (low- | ×7 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | periormance pm) | ×2 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×1 | 5 | _ | 300 | 5 | _ | 300 | 5 | _ | 300 | MHz | | Symbol | Parameter | Mode | - <b>l</b> 6 | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |----------------------------|-------------------------------------------------------|----------------------------------------|--------------|-------------|--------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 100 | _ | 300 | 100 | _ | 300 | 100 | _ | 300 | Mbps | | | | ×8 | 80 | _ | 300 | 80 | _ | 300 | 80 | _ | 300 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 300 | 70 | _ | 300 | 70 | _ | 300 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 300 | 40 | _ | 300 | 40 | _ | 300 | Mbps | | | | ×2 | 20 | _ | 300 | 20 | _ | 300 | 20 | _ | 300 | Mbps | | | | ×1 | 10 | _ | 300 | 10 | _ | 300 | 10 | _ | 300 | Mbps | | $t_{ m DUTY}$ | Duty cycle on transmitter output clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(61)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | + (62) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | t <sub>x Jitter</sub> (62) | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | t <sub>RISE</sub> | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | <sup>(61)</sup> TCCS specifications apply to I/O banks from the same side only. (62) TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Parameter | Mode | -16 | , –A6, –C7, | . –I7 | | -A7 | | | -C8 | | Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|-------------|-------|-----|-----|-----|-----|-----|-----|-------| | Syllibol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | ### **True LVDS Transmitter Timing** **Single Supply Devices True LVDS Transmitter Timing Specifications** ### Table 41: True LVDS Transmitter Timing Specifications for MAX 10 Single Supply Devices True LVDS transmitter is only supported at the bottom I/O banks. | Symbol | Parameter | Mode | | -C7, -I7 | | | -A7 | | | -C8 | | Unit | |-------------|-------------|------|-----|----------|-----|-----|-----|-----|-----|-----|-----|-------| | Syllibol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 5 | _ | 145 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×8 | 5 | _ | 145 | 5 | _ | 100 | 5 | _ | 100 | MHz | | <b>f</b> | Input clock | ×7 | 5 | _ | 145 | 5 | _ | 100 | 5 | _ | 100 | MHz | | $f_{HSCLK}$ | frequency | ×4 | 5 | _ | 145 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×2 | 5 | _ | 145 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×1 | 5 | _ | 290 | 5 | _ | 200 | 5 | _ | 200 | MHz | | Symbol | Parameter | Mode | | -C7, -I7 | | | -A7 | | | -C8 | | Unit | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|----------|-------|-----|-----|-------|-----|-----|-------|------| | Зуппоот | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 100 | _ | 290 | 100 | _ | 200 | 100 | _ | 200 | Mbps | | | | ×8 | 80 | _ | 290 | 80 | _ | 200 | 80 | _ | 200 | Mbps | | HSIODR | Data rate | ×7 | 70 | _ | 290 | 70 | _ | 200 | 70 | _ | 200 | Mbps | | HSIODK | Data Tate | ×4 | 40 | _ | 290 | 40 | _ | 200 | 40 | _ | 200 | Mbps | | | | ×2 | 20 | _ | 290 | 20 | _ | 200 | 20 | _ | 200 | Mbps | | | | ×1 | 10 | _ | 290 | 10 | _ | 200 | 10 | _ | 200 | Mbps | | $t_{ m DUTY}$ | Duty cycle on transmitter output clock | | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(63)</sup> | Transmitter channel-to-channel skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | t <sub>x Jitter</sub> <sup>(64)</sup> | Output jitter | _ | _ | _ | 1,000 | _ | _ | 1,000 | _ | _ | 1,000 | ps | | $t_{RISE}$ | Rise time | 20 – 80%, C <sub>LOAD</sub><br>= 5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{ m FALL}$ | Fall time | 20 – 80%, C <sub>LOAD</sub><br>= 5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> | Time required for<br>the PLL to lock,<br>after CONF_DONE<br>signal goes high,<br>indicating the<br>completion of<br>device<br>configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | TCCS specifications apply to I/O banks from the same side only. TX jitter is the jitter induced from core noise and I/O switching noise. ### **Dual Supply Devices True LVDS Transmitter Timing Specifications** ### Table 42: True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices True LVDS transmitter is only supported at the bottom I/O banks. | | Parameter | Mode | | - <b>l</b> 6 | | -4 | \6, –C7, - | -I7 | | -A7 | | | -C8 | | Unit | |-------------------------------------------------------------|----------------------------------------|------|-----|--------------|-----|-----|------------|-----|-----|-----|-----|-----|-----|-----|------| | HSIODR D t <sub>DUTY</sub> D tt o TCCS <sup>(65)</sup> T | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 5 | _ | 360 | 5 | _ | 340 | 5 | _ | 310 | 5 | _ | 300 | MHz | | | | ×8 | 5 | _ | 360 | 5 | _ | 360 | 5 | | 320 | 5 | _ | 320 | MHz | | f | Input clock | ×7 | 5 | _ | 360 | 5 | _ | 340 | 5 | _ | 310 | 5 | | 300 | MHz | | <sup>1</sup> HSCLK | frequency | ×4 | 5 | _ | 360 | 5 | _ | 350 | 5 | _ | 320 | 5 | _ | 320 | MHz | | | | ×2 | 5 | _ | 360 | 5 | _ | 350 | 5 | _ | 320 | 5 | _ | 320 | MHz | | | | ×1 | 5 | _ | 360 | 5 | _ | 350 | 5 | _ | 320 | 5 | | 320 | MHz | | | | ×10 | 100 | | 720 | 100 | _ | 680 | 100 | | 620 | 100 | | 600 | Mbps | | | | ×8 | 80 | _ | 720 | 80 | _ | 720 | 80 | _ | 640 | 80 | _ | 640 | Mbps | | HSIODB | Data rate | ×7 | 70 | _ | 720 | 70 | _ | 680 | 70 | _ | 620 | 70 | _ | 600 | Mbps | | HOIODK | Data Tate | ×4 | 40 | | 720 | 40 | | 700 | 40 | | 640 | 40 | | 640 | Mbps | | | | ×2 | 20 | _ | 720 | 20 | _ | 700 | 20 | | 640 | 20 | _ | 640 | Mbps | | | | ×1 | 10 | _ | 360 | 10 | _ | 350 | 10 | _ | 320 | 10 | _ | 320 | Mbps | | t <sub>DUTY</sub> | Duty cycle on transmitter output clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(65)</sup> | Transmitter channel-to-channel skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | t <sub>x Jitter</sub> (66) | Output jitter | _ | _ | _ | 380 | _ | _ | 380 | _ | _ | 380 | _ | _ | 380 | ps | <sup>(65)</sup> TCCS specifications apply to I/O banks from the same side only. <sup>(66)</sup> TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Davameter | Mode | | -16 | | -4 | \6, −C7, - | -I7 | | -A7 | | | -C8 | | Unit | |---------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-----|-----|------------|-----|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | $t_{RISE}$ | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{\mathrm{FALL}}$ | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | Emulated LVDS\_E\_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications Single Supply Devices Emulated LVDS\_E\_3R Transmitter Timing Specifications Table 43: Emulated LVDS\_E\_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices Emulated LVDS\_E\_3R transmitters are supported at the output pin of all I/O banks. | Symbol | Parameter | Mode | | -C7, -I7 | | | -A7 | | | -C8 | | Unit | |-------------|----------------------------|------|-----|----------|-------|-----|-----|-----|-----|-----|-----|-------| | Зуппоот | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 5 | _ | 142.5 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | Input clock | ×8 | 5 | _ | 142.5 | 5 | | 100 | 5 | _ | 100 | MHz | | f | frequency (high- | ×7 | 5 | _ | 142.5 | 5 | _ | 100 | 5 | _ | 100 | MHz | | $t_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 142.5 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | performance pin) | ×2 | 5 | _ | 142.5 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×1 | 5 | _ | 285 | 5 | _ | 200 | 5 | _ | 200 | MHz | | Symbol | Parameter | Mode | | −C7, −I7 | | | -A7 | | | -C8 | | Unit | |-------------------|----------------------------------------------|------|-----|----------|-----|-----|-----|-----|-----|-----|-----|-------| | Syllibol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | | ×10 | 100 | _ | 285 | 100 | _ | 200 | 100 | _ | 200 | Mbps | | | | ×8 | 80 | _ | 285 | 80 | _ | 200 | 80 | _ | 200 | Mbps | | HSIODR | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 285 | 70 | _ | 200 | 70 | _ | 200 | Mbps | | пзюрк | performance pin) | ×4 | 40 | _ | 285 | 40 | _ | 200 | 40 | _ | 200 | Mbps | | | | ×2 | 20 | _ | 285 | 20 | _ | 200 | 20 | _ | 200 | Mbps | | | | ×1 | 10 | _ | 285 | 10 | _ | 200 | 10 | _ | 200 | Mbps | | | | ×10 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | I | ×8 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | ť | Input clock frequency (low- | ×7 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | periormance pm) | ×2 | 5 | _ | 100 | 5 | _ | 100 | 5 | _ | 100 | MHz | | | | ×1 | 5 | _ | 200 | 5 | _ | 200 | 5 | _ | 200 | MHz | | | | ×10 | 100 | _ | 200 | 100 | _ | 200 | 100 | _ | 200 | Mbps | | | | ×8 | 80 | _ | 200 | 80 | _ | 200 | 80 | _ | 200 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 200 | 70 | _ | 200 | 70 | _ | 200 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 200 | 40 | _ | 200 | 40 | _ | 200 | Mbps | | | | ×2 | 20 | _ | 200 | 20 | _ | 200 | 20 | _ | 200 | Mbps | | | | ×1 | 10 | _ | 200 | 10 | _ | 200 | 10 | _ | 200 | Mbps | | t <sub>DUTY</sub> | Duty cycle on<br>transmitter output<br>clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Symbol | Parameter | Mode | | −C7, −I7 | | | -A7 | | | -C8 | | Unit | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|----------|-------|-----|-----|-------|-----|-----|-------|-------| | Syllibol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | TCCS <sup>(67)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | t <sub>x Jitter</sub> <sup>(68)</sup> | Output jitter | _ | _ | _ | 1,000 | _ | _ | 1,000 | _ | _ | 1,000 | ps | | $t_{RISE}$ | Rise time | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{ m FALL}$ | Fall time | $20 - 80\%$ , $C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> | Time required for<br>the PLL to lock,<br>after CONF_DONE<br>signal goes high,<br>indicating the<br>completion of<br>device<br>configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | <sup>(67)</sup> TCCS specifications apply to I/O banks from the same side only.(68) TX jitter is the jitter induced from core noise and I/O switching noise. ### Dual Supply Devices Emulated LVDS\_E\_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications ### Table 44: Emulated LVDS\_E\_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices Emulated LVDS\_E\_3R, SLVS, and Sub-LVDS transmitters are supported at the output pin of all I/O banks. | f <sub>HSCLK</sub> fre sp pe | Parameter | Mode | -l6 <sub>.</sub> | , –A6, –C7, | - <b>I</b> 7 | | -A7 | | | -C8 | | Unit | |------------------------------|-------------------------------|------|------------------|-------------|--------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | | Input clock | ×8 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | f | frequency (high- | ×7 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | <sup>1</sup> HSCLK | speed I/O performance pin) | ×4 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | | periormanee pm) | ×2 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | | | ×1 | 5 | _ | 300 | 5 | _ | 275 | 5 | _ | 275 | MHz | | | | ×10 | 100 | _ | 600 | 100 | _ | 550 | 100 | _ | 550 | Mbps | | | | ×8 | 80 | _ | 600 | 80 | _ | 550 | 80 | _ | 550 | Mbps | | HSIODB | Data rate (high-<br>speed I/O | ×7 | 70 | _ | 600 | 70 | _ | 550 | 70 | _ | 550 | Mbps | | HSIODK | performance pin) | ×4 | 40 | | 600 | 40 | _ | 550 | 40 | | 550 | Mbps | | | | ×2 | 20 | _ | 600 | 20 | _ | 550 | 20 | _ | 550 | Mbps | | | | ×1 | 10 | _ | 300 | 10 | _ | 275 | 10 | _ | 275 | Mbps | | | | ×10 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | Input clock | ×8 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | f | frequency (low- | ×7 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | $f_{HSCLK}$ | speed I/O performance pin) | ×4 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | periormance pm) | ×2 | 5 | _ | 150 | 5 | _ | 150 | 5 | _ | 150 | MHz | | | | ×1 | 5 | _ | 300 | 5 | _ | 300 | 5 | _ | 300 | MHz | | Symbol | Parameter | Mode | -16 | , –A6, –C7, | . <b>–17</b> | | -A7 | | | -C8 | | Unit | |---------------------------------------|-------------------------------------------------------|----------------------------------------|-----|-------------|--------------|-----|-----|-----|-----|-----|-----|------| | Зуппоог | Parameter | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | | ×10 | 100 | _ | 300 | 100 | _ | 300 | 100 | _ | 300 | Mbps | | | | ×8 | 80 | _ | 300 | 80 | _ | 300 | 80 | _ | 300 | Mbps | | HSIODR | Data rate (low-<br>speed I/O | ×7 | 70 | _ | 300 | 70 | _ | 300 | 70 | _ | 300 | Mbps | | HSIODK | performance pin) | ×4 | 40 | _ | 300 | 40 | _ | 300 | 40 | _ | 300 | Mbps | | | | ×2 | 20 | _ | 300 | 20 | _ | 300 | 20 | _ | 300 | Mbps | | | | ×1 | 10 | _ | 300 | 10 | _ | 300 | 10 | _ | 300 | Mbps | | $t_{ m DUTY}$ | Duty cycle on transmitter output clock | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS <sup>(69)</sup> | Transmitter<br>channel-to-channel<br>skew | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | <b>4</b> (70) | Output jitter (high-<br>speed I/O<br>performance pin) | _ | _ | _ | 425 | _ | _ | 425 | _ | _ | 425 | ps | | t <sub>x Jitter</sub> <sup>(70)</sup> | Output jitter (low-<br>speed I/O<br>performance pin) | _ | _ | _ | 470 | _ | _ | 470 | _ | _ | 470 | ps | | t <sub>RISE</sub> | Rise time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | $t_{FALL}$ | Fall time | 20 - 80%,<br>$C_{LOAD} = 5 \text{ pF}$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | <sup>(69)</sup> TCCS specifications apply to I/O banks from the same side only.(70) TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Parameter | Mode | -16 | , –A6, –C7, | I7 | | -A7 | | | -C8 | | Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|-------------|-----|-----|-----|-----|-----|-----|-----|-------| | Syllibol | raiailletei | Mode | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications **Single Supply Devices LVDS Receiver Timing Specifications** Table 45: LVDS Receiver Timing Specifications for MAX 10 Single Supply Devices LVDS receivers are supported at all banks. | Symbol | Parameter | Mode | -C7 | ', −I7 | -1 | <b>A</b> 7 | -( | C8 | Unit | |-------------|---------------------------------------|------|-----|--------|-----|------------|-----|-----|------| | Syllibol | raiametei | Mode | Min | Max | Min | Max | Min | Max | Onic | | | | ×10 | 5 | 145 | 5 | 100 | 5 | 100 | MHz | | | | ×8 | 5 | 145 | 5 | 100 | 5 | 100 | MHz | | f | Input clock frequency (high-speed I/O | ×7 | 5 | 145 | 5 | 100 | 5 | 100 | MHz | | $f_{HSCLK}$ | performance pin) | ×4 | 5 | 145 | 5 | 100 | 5 | 100 | MHz | | | | ×2 | 5 | 145 | 5 | 100 | 5 | 100 | MHz | | | | ×1 | 5 | 290 | 5 | 200 | 5 | 200 | MHz | | Cumbal | Dawamatan | Mode | -C7 | 7, –l7 | | A7 | - | C8 | Unit | |-------------|--------------------------------------------------------|------|-----|--------|-----|-------|-----|-------|------| | Symbol | Parameter | Mode | Min | Max | Min | Max | Min | Max | Unit | | | | ×10 | 100 | 290 | 100 | 200 | 100 | 200 | Mbps | | | | ×8 | 80 | 290 | 80 | 200 | 80 | 200 | Mbps | | HSIODR | Data rate (high-speed I/ | ×7 | 70 | 290 | 70 | 200 | 70 | 200 | Mbps | | пыорк | O performance pin) | ×4 | 40 | 290 | 40 | 200 | 40 | 200 | Mbps | | | | ×2 | 20 | 290 | 20 | 200 | 20 | 200 | Mbps | | | | ×1 | 10 | 290 | 10 | 200 | 10 | 200 | Mbps | | | | ×10 | 5 | 100 | 5 | 100 | 5 | 100 | MHz | | | | ×8 | 5 | 100 | 5 | 100 | 5 | 100 | MHz | | f | Input clock frequency (low-speed I/O | ×7 | 5 | 100 | 5 | 100 | 5 | 100 | MHz | | $f_{HSCLK}$ | performance pin) | ×4 | 5 | 100 | 5 | 100 | 5 | 100 | MHz | | | | ×2 | 5 | 100 | 5 | 100 | 5 | 100 | MHz | | | | ×1 | 5 | 200 | 5 | 200 | 5 | 200 | MHz | | | | ×10 | 100 | 200 | 100 | 200 | 100 | 200 | Mbps | | | | ×8 | 80 | 200 | 80 | 200 | 80 | 200 | Mbps | | HSIODR | Data rate (low-speed I/ | ×7 | 70 | 200 | 70 | 200 | 70 | 200 | Mbps | | HSIODK | O performance pin) | ×4 | 40 | 200 | 40 | 200 | 40 | 200 | Mbps | | | | ×2 | 20 | 200 | 20 | 200 | 20 | 200 | Mbps | | | | ×1 | 10 | 200 | 10 | 200 | 10 | 200 | Mbps | | SW | Sampling window<br>(high-speed I/O<br>performance pin) | _ | _ | 910 | _ | 910 | _ | 910 | ps | | SVV | Sampling window (low-<br>speed I/O performance<br>pin) | _ | _ | 1,110 | _ | 1,110 | _ | 1,110 | ps | | Symbol | Parameter | Mode | -C7 | , –I7 | -1 | <b>4</b> 7 | -( | C8 | Unit | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-----|------------|-----|-------|-------| | Syllibol | raiametei | Mode | Min | Max | Min | Max | Min | Max | Offic | | t <sub>x Jitter</sub> <sup>(71)</sup> | Input jitter | _ | _ | 1,000 | _ | 1,000 | _ | 1,000 | ps | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | 1 | _ | 1 | _ | 1 | ms | Dual Supply Devices LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications Table 46: LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply Devices LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS receivers are supported at all banks. | Symbol | Parameter | Mode - | −l6, −A6, −C7, −l7 | | -A7 | | -C8 | | - Unit | |-------------|---------------------------------------|--------|--------------------|-----|-----|-----|-----|-----|--------| | | | | Min | Max | Min | Max | Min | Max | Onit | | | | ×10 | 5 | 350 | 5 | 320 | 5 | 320 | MHz | | | | ×8 | 5 | 360 | 5 | 320 | 5 | 320 | MHz | | £. | Input clock frequency (high-speed I/O | ×7 | 5 | 350 | 5 | 320 | 5 | 320 | MHz | | $f_{HSCLK}$ | performance pin) | ×4 | 5 | 360 | 5 | 320 | 5 | 320 | MHz | | | | ×2 | 5 | 360 | 5 | 320 | 5 | 320 | MHz | | | ×1 | 5 | 360 | 5 | 320 | 5 | 320 | MHz | | <sup>(71)</sup> TX jitter is the jitter induced from core noise and I/O switching noise. | Symbol | Parameter | Mode | −l6, −A6, −C7, −l7 | | -A7 | | -C8 | | Unit | |-------------|---------------------------------------------------------------------------------------------------|------|--------------------|-----|-----|-----|-----|-----|------| | Зушьог | Parameter | Mode | Min | Max | Min | Max | Min | Max | Onit | | | | ×10 | 100 | 700 | 100 | 640 | 100 | 640 | Mbps | | | | ×8 | 80 | 720 | 80 | 640 | 80 | 640 | Mbps | | HSIODR | Data rate (high-speed I/ | ×7 | 70 | 700 | 70 | 640 | 70 | 640 | Mbps | | пыорк | O performance pin) | ×4 | 40 | 720 | 40 | 640 | 40 | 640 | Mbps | | | | ×2 | 20 | 720 | 20 | 640 | 20 | 640 | Mbps | | | | ×1 | 10 | 360 | 10 | 320 | 10 | 320 | Mbps | | | | ×10 | 5 | 150 | 5 | 150 | 5 | 150 | MHz | | | | ×8 | 5 | 150 | 5 | 150 | 5 | 150 | MHz | | f | Input clock frequency (low-speed I/O | ×7 | 5 | 150 | 5 | 150 | 5 | 150 | MHz | | $f_{HSCLK}$ | performance pin) | ×4 | 5 | 150 | 5 | 150 | 5 | 150 | MHz | | | | ×2 | 5 | 150 | 5 | 150 | 5 | 150 | MHz | | | | ×1 | 5 | 300 | 5 | 300 | 5 | 300 | MHz | | | | ×10 | 100 | 300 | 100 | 300 | 100 | 300 | Mbps | | | | ×8 | 80 | 300 | 80 | 300 | 80 | 300 | Mbps | | HSIODR | Data rate (low-speed I/ | ×7 | 70 | 300 | 70 | 300 | 70 | 300 | Mbps | | HSIODK | O performance pin) | ×4 | 40 | 300 | 40 | 300 | 40 | 300 | Mbps | | | | ×2 | 20 | 300 | 20 | 300 | 20 | 300 | Mbps | | | | ×1 | 10 | 300 | 10 | 300 | 10 | 300 | Mbps | | SW | Sampling window (high-speed I/O performance pin) Sampling window (low-speed I/O performance pin) | _ | _ | 510 | _ | 510 | _ | 510 | ps | | 3 V V | | _ | _ | 910 | _ | 910 | _ | 910 | ps | | Symbol | Parameter | Mode | –l6, –A6, –C7, –l7 | | -A7 | | -C8 | | - Unit | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|-----|-----|-----|-----|--------| | Syllibol | | | Min | Max | Min | Max | Min | Max | Offic | | t <sub>x Jitter</sub> <sup>(72)</sup> | Input jitter | _ | _ | 500 | _ | 500 | _ | 500 | ps | | t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _ | _ | 1 | _ | 1 | _ | 1 | ms | ### **Memory Output Clock Jitter Specifications** MAX 10 devices support external memory interfaces up to 303 MHz. The external memory interfaces for MAX 10 devices calibrate automatically. The memory output clock jitter measurements are for 200 consecutive clock cycles. The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a PHY clock network. DDR3 and LPDDR2 SDRAM memory interfaces are only supported on the fast speed grade device. Table 47: Memory Output Clock Jitter Specifications for MAX 10 Devices | Parameter | Symbol | -6 Speed Grade | | −7 Speed Grade | | Unit | | |------------------------------|-----------------------|----------------|-----|----------------|-----|------|--| | | Symbol | Min | Max | Min | Max | Onit | | | Clock period jitter | t <sub>JIT(per)</sub> | -127 | 127 | -215 | 215 | ps | | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | _ | 242 | _ | 360 | ps | | #### **Related Information** **Literature: External Memory Interfaces** Provides more information about external memory system performance specifications, board design guidelines, timing analysis, simulation, and debugging information. <sup>(72)</sup> TX jitter is the jitter induced from core noise and I/O switching noise. # **Configuration Specifications** This section provides configuration specifications and timing for MAX 10 devices. ## **JTAG Timing Parameters** ### **Table 48: JTAG Timing Parameters for MAX 10 Devices** The values are based on $C_L = 10$ pF of TDO. The affected Boundary Scan Test (BST) instructions are SAMPLE/PRELOAD, EXTEST, INTEST, and CHECK\_STATUS. | Symbol | Symbol Parameter | | -CONFIG_IO Operation | BST and CC | ONFIG_IO Operation | Unit | |-----------------------|------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|-------| | Syllibol | raiailletei | Minimum | Maximum | Minimum | Maximum | Offic | | $t_{JCP}$ | тск clock period | 40 | _ | 50 | _ | ns | | t <sub>JCH</sub> | тск clock high time | 20 | _ | 25 | _ | ns | | t <sub>JCL</sub> | тск clock low time | 20 | _ | 25 | _ | ns | | t <sub>JPSU_TDI</sub> | JTAG port setup time | 2 | _ | 2 | _ | ns | | t <sub>JPSU_TMS</sub> | JTAG port setup time | 3 | _ | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 10 | _ | 10 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | <ul> <li>15 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>17 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | _ | <ul> <li>18 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>20 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | ns | | $t_{JPZX}$ | JTAG port high impedance to valid output | _ | <ul> <li>15 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>17 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | _ | <ul> <li>15 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>17 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | ns | | Symbol | Parameter | Non-BST and non- | -CONFIG_IO Operation | G_IO Operation BST and CONFIG_IO Ope | | Unit | |------------|---------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------| | Syllibol | raiailletei | Minimum | Maximum | Minimum | Maximum | Offic | | $t_{JPXZ}$ | JTAG port valid output<br>to high impedance | _ | <ul> <li>15 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>17 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | _ | <ul> <li>15 (for V<sub>CCIO</sub> = 3.3, 3.0, and 2.5 V)</li> <li>17 (for V<sub>CCIO</sub> = 1.8 and 1.5 V)</li> </ul> | ns | ## **POR Specifications** Table 49: POR Delay Specifications for MAX 10 Devices | POR Delay | Condition | Minimum | Maximum | Unit | |------------|---------------------|---------|---------|------| | Don't Care | Instant-on enabled | No o | lelay | _ | | Fast | Instant-on disabled | 3 | 9 | ms | | Standard | Instant-on disabled | 50 | 200 | ms | ## **Remote System Upgrade Circuitry Timing Specifications** Table 50: Remote System Upgrade Circuitry Timing Specifications for MAX 10 Devices | Parameter | Device | Minimum | Maximum | Unit | |-----------------------------|-----------------------------------|---------|---------|------| | t <sub>MAX_RU_CLK</sub> All | | _ | 40 | MHz | | <b>t</b> | 10M02, 10M04, 10M08, 10M16, 10M25 | 250 | _ | ns | | $t_{ m RU\_nCONFIG}$ | 10M40, 10M50 | 350 | _ | ns | | t | 10M02, 10M04, 10M08, 10M16, 10M25 | 300 | _ | ns | | t <sub>RU_nRSTIMER</sub> | 10M40, 10M50 | 500 | _ | ns | ### **User Watchdog Internal Circuitry Timing Specifications** ### Table 51: User Watchdog Timer Specifications for MAX 10 Devices The specifications are subject to PVT changes. | Parameter | peter Device | | Typical | Maximum | Unit | |-------------------------|--------------------------------------|-----|---------|---------|------| | User watchdog frequency | 10M02, 10M04, 10M08,<br>10M16, 10M25 | 3.4 | 5.1 | 7.3 | MHz | | | 10M40, 10M50 | 2.2 | 3.3 | 4.8 | MHz | ### **Uncompressed Raw Binary File (.rbf) Sizes** Table 52: Uncompressed .rbf Sizes for MAX 10 Devices | Device | CFM Data Size (bits) | | | | | | |--------|-------------------------------|----------------------------|--|--|--|--| | Device | Without Memory Initialization | With Memory Initialization | | | | | | 10M02 | 554,000 | 676,000 | | | | | | 10M04 | 1,540,000 | 1,880,000 | | | | | | 10M08 | 1,540,000 | 1,880,000 | | | | | | 10M16 | 2,800,000 | 3,430,000 | | | | | | 10M25 | 4,140,000 | 4,780,000 | | | | | | 10M40 | 7,840,000 | 9,670,000 | | | | | | 10M50 | 7,840,000 | 9,670,000 | | | | | ### **Internal Configuration Time** Turn on instant-on feature to measure the internal configuration time. The internal configuration time measurement is from the minimum value of $V_{CC\_ONE}$ (for single supply devices) or $V_{CC}$ (for dual supply devices) to user mode entry. Table 53: Internal Configuration Time for MAX 10 Devices (Uncompressed .rbf) | | Internal Configuration Time (ms) | | | | | | | | |--------|------------------------------------|----------------------------|------------------------------------|----------------------------|--|--|--|--| | Device | Unenc | rypted | Encrypted | | | | | | | | Without Memory Initializa-<br>tion | With Memory Initialization | Without Memory Initializa-<br>tion | With Memory Initialization | | | | | | 10M02 | 3 | _ | 7 | _ | | | | | | 10M04 | 4 | 5 | 17 | 21 | | | | | | 10M08 | 4 | 5 | 17 | 21 | | | | | | 10M16 | 5 | 6 | 27 | 33 | | | | | | 10M25 | 5 | 6 | 40 | 47 | | | | | | 10M40 | 9 | 12 | 115 | 142 | | | | | | 10M50 | 9 | 12 | 115 | 142 | | | | | Table 54: Internal Configuration Time for MAX 10 Devices (Compressed .rbf) Compression ratio depends on design complexity. This table is based on the estimate .rbf sizes which are 70% of original sizes. | | Inter | Internal Configuration Time (ms) | | | | | | |--------|-------------------------------|----------------------------------|--|--|--|--|--| | Device | Unencrypted/Encrypted | | | | | | | | | Without Memory Initialization | With Memory Initialization | | | | | | | 10M02 | 7 | _ | | | | | | | 10M04 | 12 | 16 | | | | | | | 10M08 | 12 | 16 | | | | | | | 10M16 | 20 | 24 | | | | | | | 10M25 | 29 | 34 | | | | | | | 10M40 | 69 | 85 | | | | | | | 10M50 | 69 | 85 | | | | | | #### **Related Information** ### Instant-on, MAX 10 FPGA Configuration User Guide Provides more information about instant-on feature. # I/O Timing The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specific device and design after you complete place-and-route. ### Table 55: I/O Timing for MAX 10 Devices These I/O timing parameters are for the 3.3-V LVTTL I/O standard with the maximum drive strength and fast slew rate for 10M08DAF484 device. | Symbol | Parameter | −C7, −I7 | -C8 | Unit | |-----------------|--------------------------------------------------------|----------|--------|------| | $T_{su}$ | Global clock setup time | -0.750 | -0.808 | ns | | $T_h$ | Global clock hold time | 1.180 | 1.215 | ns | | T <sub>co</sub> | Global clock to output delay | 5.131 | 5.575 | ns | | T <sub>pd</sub> | Best case pin-to-pin propagation delay through one LUT | 4.907 | 5.467 | ns | # **Programmable IOE Delay** ## **Programmable IOE Delay On Row Pins** ### Table 56: IOE Programmable Delay on Row Pins for MAX 10 Devices The incremental values for the settings are generally linear. For exact values of each setting, refer to the **Assignment Name** column in the latest version of the Quartus Prime software. The minimum and maximum offset timing numbers are in reference to setting '0' as available in the Quartus Prime software. | Parameter | | Number | | | | Ma | aximum Offs | set | | | | |---------------------------------------------------|-------------------------------|----------|---------|--------------|-------|-------|--------------|-------------|-------|--------------|------| | | Paths Affected | of | Minimum | Fast C | orner | | | Slow Corner | | | Unit | | | | Settings | | - <b>I</b> 7 | -C8 | -A6 | - <b>C</b> 7 | -C8 | -I7 | - <b>A</b> 7 | | | Input delay<br>from pin to<br>internal<br>cells | Pad to I/O<br>dataout to core | 7 | 0 | 0.815 | 0.873 | 1.831 | 1.811 | 1.874 | 1.871 | 1.922 | ns | | Input delay<br>from pin to<br>input<br>register | Pad to I/O<br>input register | 8 | 0 | 0.924 | 0.992 | 2.081 | 2.055 | 2.125 | 2.127 | 2.185 | ns | | Delay from<br>output<br>register to<br>output pin | I/O output<br>register to pad | 2 | 0 | 0.479 | 0.514 | 1.069 | 1.070 | 1.117 | 1.105 | 1.134 | ns | ## **Programmable IOE Delay for Column Pins** ### Table 57: IOE Programmable Delay on Column Pins for MAX 10 Devices The incremental values for the settings are generally linear. For exact values of each setting, refer to the **Assignment Name** column in the latest version of the Quartus Prime software. The minimum and maximum offset timing numbers are in reference to setting '0' as available in the Quartus Prime software. | Parameter | | Number | | | | | | | | | | |---------------------------------------------------|-------------------------------|----------|-------------------|--------------|-------------|-------|--------------|-------|--------------|-------|------| | | Paths Affected | of | Minimum<br>Offset | Fast C | Fast Corner | | Slow Corner | | | | Unit | | | | Settings | | - <b>I</b> 7 | -C8 | -A6 | - <b>C</b> 7 | -C8 | - <b>I</b> 7 | -A7 | | | Input delay<br>from pin to<br>internal<br>cells | Pad to I/O<br>dataout to core | 7 | 0 | 0.81 | 0.868 | 1.823 | 1.802 | 1.864 | 1.862 | 1.912 | ns | | Input delay<br>from pin to<br>input<br>register | Pad to I/O<br>input register | 8 | 0 | 0.914 | 0.981 | 2.06 | 2.032 | 2.101 | 2.102 | 2.161 | ns | | Delay from<br>output<br>register to<br>output pin | I/O output<br>register to pad | 2 | 0 | 0.435 | 0.466 | 0.971 | 0.97 | 1.013 | 1.001 | 1.028 | ns | # Glossary **Table 58: Glossary** | Term | Definition | |----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Preliminary | Some tables show the designation as "Preliminary". Preliminary characteristics are created using simulation results, process data, and other known parameters. | | | Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no preliminary designations on finalized tables. | | $R_{L}$ | Receiver differential input discrete resistor (external to MAX 10 devices). | | RSKM (Receiver input skew margin) | HIGH-SPEED I/O block: The total margin left after accounting for the sampling window and TCCS. RSKM = (TUI – SW – TCCS) / 2. | | Sampling window (SW) | HIGH-SPEED I/O Block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window. | | Single-ended voltage referenced I/O standard | The AC input signal values indicate the voltage levels at which the receiver must meet its timing specifications. The DC input signal values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. | | | The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. | | $t_{\rm C}$ | High-speed receiver/transmitter input and output clock period. | | TCCS (Channelto- channel-skew) | HIGH-SPEED I/O block: The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew. The clock is included in the TCCS measurement. | | t <sub>cin</sub> | Delay from clock pad to I/O input register. | | t <sub>CO</sub> | Delay from clock pad to I/O output. | | t <sub>cout</sub> | Delay from clock pad to I/O output register. | | t <sub>DUTY</sub> | HIGH-SPEED I/O Block: Duty cycle on high-speed transmitter output clock. | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%). | | Term | Definition | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>H</sub> | Input register hold time. | | Timing Unit Interval (TUI) | HIGH-SPEED I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w$ ). | | t <sub>INJITTER</sub> | Period jitter on PLL clock input. | | t <sub>OUTJITTER_DEDCLK</sub> | Period jitter on dedicated clock output driven by a PLL. | | t <sub>OUTJITTER_IO</sub> | Period jitter on general purpose I/O driven by a PLL. | | t <sub>pllcin</sub> | Delay from PLL inclk pad to I/O input register. | | t <sub>pllcout</sub> | Delay from PLL inclk pad to I/O output register. | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%). | | t <sub>SU</sub> | Input register setup time. | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | V <sub>DIF(AC)</sub> | AC differential input voltage: The minimum AC input differential voltage required for switching. | | V <sub>DIF(DC)</sub> | DC differential input voltage: The minimum DC input differential voltage required for switching. | | V <sub>HYS</sub> | Hysteresis for Schmitt trigger input. | | V <sub>ICM</sub> | Input common mode voltage: The common mode of the differential signal at the receiver. | | $ m V_{ID}$ | Input differential Voltage Swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | $ m V_{IH}$ | Voltage input high: The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | $V_{IL}$ | Voltage input low: The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | Term | Definition | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IN</sub> | DC input voltage. | | V <sub>OCM</sub> | Output common mode voltage: The common mode of the differential signal at the transmitter. | | V <sub>OD</sub> | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . | | V <sub>OH</sub> | Voltage output high: The maximum positive voltage from an output which the device considers is accepted as the minimum positive high level. | | V <sub>OL</sub> | Voltage output low: The maximum positive voltage from an output which the device considers is accepted as the maximum positive low level. | | V <sub>OS</sub> | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ . | | V <sub>OX (AC)</sub> | AC differential Output cross point voltage: The voltage at which the differential output signals must cross. | | V <sub>REF</sub> | Reference voltage for SSTL, HSTL, and HSUL I/O Standards. | | V <sub>REF(AC)</sub> | AC input reference voltage for SSTL, HSTL, and HSUL I/O Standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ should not exceed 2% of $V_{REF(DC)}$ . | | V <sub>REF(DC)</sub> | DC input reference voltage for SSTL, HSTL, and HSUL I/O Standards. | | V <sub>SWING (AC)</sub> | AC differential input voltage: AC Input differential voltage required for switching. | | V <sub>SWING (DC)</sub> | DC differential input voltage: DC Input differential voltage required for switching. | | V <sub>TT</sub> | Termination voltage for SSTL, HSTL, and HSUL I/O Standards. | | V <sub>X (AC)</sub> | AC differential Input cross point voltage: The voltage at which the differential input signals must cross. | # **Document Revision History for MAX 10 FPGA Device Datasheet** | Date | Version | Changes | |-------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date January 2016 | Version 2016.01.22 | <ul> <li>Added description about automotive temperature devices in the Programming/Erasure Specifications table.</li> <li>Changed the pin capacitance to maximum values.</li> <li>Updated maximum TCCS specifications from 410 ps to 300 ps in the following tables:</li> <li>True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Emulated RSDS_E_1R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> </ul> | | | | <ul> <li>True LVDS Transmitter Timing Specifications for MAX 10 Single Supply Devices</li> <li>True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Emulated LVDS_E_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices</li> <li>Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Added new table: True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices.</li> <li>Updated maximum f<sub>HSCLK</sub> and HSIODR specifications for -A6, -C7, and -I7 speed grades in True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices table.</li> </ul> | | | | <ul> <li>Updated SW specifications in the following tables:</li> <li>LVDS Receiver Timing Specifications for MAX 10 Single Supply Devices</li> <li>LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Updated maximum f<sub>HSCLK</sub> and HSIODR (high-speed I/O performance pin) specifications for –I6, –A6, –C7, –I7 speed grades in LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply Devices table.</li> </ul> | | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Removed Internal Configuration Time information in the Uncompressed .rbf Sizes for MAX 10 Devices table.</li> <li>Added Internal Configuration Time tables for uncompressed .rbf files and compressed .rbf files.</li> <li>Removed Preliminary tags for all tables.</li> </ul> | | November 2015 | 2015.11.02 | <ul> <li>Added description to Maximum Allowed Overshoot During Transitions over a 11.4-Year Time Frame topic.</li> <li>Added ADC_VREF Pin Leakage Current for MAX 10 Devices table.</li> <li>Updated the condition for "Bus-hold high, sustaining current" parameter from "V<sub>IN</sub> &lt; V<sub>IL</sub> (minimum)" to "V<sub>IN</sub> &lt; V<sub>IH</sub> (minimum)" in Bus Hold Parameters table.</li> <li>Added -A6 speed grade in the following tables: <ul> <li>MAX 10 Device Grades and Speed Grades Supported</li> <li>Series OCT without Calibration Specifications for MAX 10 Devices</li> <li>Clock Tree Specifications for MAX 10 Devices</li> <li>Embedded Multiplier Specifications for MAX 10 Devices</li> <li>Memory Block Performance Specifications for MAX 10 Devices</li> <li>True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Emulated RSDS_E_1R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices</li> <li>LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply Devices</li> <li>IOE Programmable Delay on Row Pins for MAX 10 Devices</li> </ul> </li> <li>IOE Programmable Delay on Column Pins for MAX 10 Devices</li> </ul> | | Date | Version | Changes | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated the maximum value for input clock cycle-to-cycle jitter (t<sub>INJITTER_CCJ</sub>) with F<sub>INPFD</sub> &lt; 100 MHz condition from 750 ps to ±750 ps in PLL Specifications for MAX 10 Devices table.</li> <li>Updated the dual supply mode performance in Embedded Multiplier Specifications for MAX 10 Devices table.</li> <li>Updated the dual supply mode performance in Memory Block Performance Specifications for MAX 10 Devices table.</li> <li>Added typical specifications in Internal Oscillator Frequencies for MAX 10 Devices table.</li> <li>Updated specifications in UFM Performance Specifications for MAX 10 Devices table.</li> <li>Updated sampling window specifications in LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply Devices table.</li> <li>Updated IOE programmable delay for row and column pins.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | June 2015 | 2015.06.12 | <ul> <li>Updated the maximum values in Internal Weak Pull-Up Resistor for MAX 10 Devices table.</li> <li>Removed Internal Weak Pull-Up Resistor equation.</li> <li>Updated the note for input resistance and input capacitance parameters in the ADC Performance Specifications table for both single supply and dual supply devices. Note: Download the SPICE models for simulation.</li> <li>Added a note to AC Accuracy - THD, SNR, and SINAD parameters in the ADC Performance Specifications for MAX 10 Dual Supply Devices table. Note: When using internal V<sub>REF</sub>, THD = 66 dB, SNR = 58 dB and SINAD = 57.5 dB for dedicated ADC input channels.</li> <li>Updated clock period jitter and cycle-to-cycle period jitter parameters in the Memory Output Clock Jitter Specifications for MAX 10 Devices table.</li> </ul> | | Date | Version | Changes | |----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2015 | 2015.05.04 | <ul> <li>Updated a note to V<sub>CCIO</sub> for both single supply and dual supply power supplies recommended operating conditions tables. Note updated: V<sub>CCIO</sub> for all I/O banks must be powered up during user mode because V<sub>CCIO</sub> I/O banks are used for the ADC and I/O functionalities.</li> <li>Updated Example for OCT Resistance Calculation after Calibration at Device Power-Up.</li> <li>Removed a note to BLVDS in Differential I/O Standards Specifications for MAX 10 Devices table. BLVDS is now supported in MAX 10 single supply devices. Note removed: BLVDS TX is not supported in single supply devices.</li> <li>Updated ADC Performance Specifications for both single supply and dual supply devices.</li> <li>Changed the symbol for Operating junction temperature range parameter from T<sub>A</sub> to T<sub>J</sub>.</li> <li>Edited sampling rate maximum value from 1000 kSPS to 1 MSPS.</li> <li>Added a note to analog input voltage parameter.</li> <li>Removed input frequency, f<sub>IN</sub> specification.</li> <li>Updated the condition for DNL specification: External V<sub>REF</sub>, no missing code. Added DNL specification for condition: Internal V<sub>REF</sub>, no missing code.</li> <li>Added notes to AC accuracy specifications that the value with prescalar enabled is 6dB less than the specification.</li> <li>Added a note to On-Chip Temperature Sensor (absolute accuracy) parameter about the averaging calculation.</li> <li>Updated ADC Performance Specifications for MAX 10 Single Supply Devices table.</li> <li>Added condition for On-Chip Temperature Sensor (absolute accuracy) parameter: with 64 samples averaging.</li> <li>Updated ADC Performance Specifications for MAX 10 Dual Supply Devices table.</li> <li>Updated ADC Performance Specifications for MAX 10 Dual Supply Devices table.</li> <li>Updated Digital Supply Voltage minimum value from 1.14 V to 1.15 V and maximum value from 1.26 V to 1.25 V.</li> </ul> | | Date | Version | Changes | |------|---------|-----------------------------------------------------------------------------------------------------------------------------| | | | • Updated f <sub>HSCLK</sub> and HSIODR specifications for –A7 speed grade in the following tables: | | | | True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True LVDS Transmitter Timing Specifications for MAX 10 Single Supply Devices | | | | True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | Emulated LVDS_E_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices | | | | Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | LVDS Receiver Timing Specifications for MAX 10 Single Supply Devices | | | | <ul> <li>LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for MAX 10 Dual Supply<br/>Devices</li> </ul> | | | | Updated TCCS specifications in the following tables: | | | | True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | Emulated RSDS_E_1R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True LVDS Transmitter Timing Specifications for MAX 10 Single Supply Devices | | | | True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | Emulated LVDS_E_3R Transmitter Timing Specifications for MAX 10 Single Supply Devices | | | | Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | Date | Version | Changes | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Updated t <sub>x Jitter</sub> specifications in the following tables: | | | | True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | Emulated RSDS_E_1R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | True LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for MAX 10 Dual Supply Devices | | | | • Updated SW specifications in LVDS Receiver Timing Specifications for MAX 10 Single Supply Devices table. | | | | • Added a note to t <sub>x Jitter</sub> for all LVDS tables. Note: TX jitter is the jitter induced from core noise and I/O switching noise. | | | | • Updated the description for t <sub>LOCK</sub> for all LVDS tables: Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration. | | | | Updated Memory Output Clock Jitter Specifications section. | | | | Updated maximum external memory interfaces frequency from 300 MHz to 303 MHz. | | | | Updated PLL output routing from global clock network to PHY clock network. | | | | Added I/O Timing for MAX 10 Devices table. | | | | Added V <sub>HYS</sub> in the Glossary table. | | January 2015 | 2015.01.23 | • Removed a note to $V_{CCA}$ in Power Supplies Recommended Operating Conditions for MAX 10 Dual Supply Devices table. This note is not valid: All $V_{CCA}$ pins must be connected together for EQFP package. | | | | • Corrected the maximum value for $t_{OUTJITTER\_CCJ\_IO}$ ( $F_{OUT} \ge 100$ MHz) from 60 ps to 650 ps in PLL Specifications for MAX 10 Devices table. | | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2014 | 2014.12.15 | <ul> <li>Restructured Programming/Erasure Specifications for MAX 10 Devices table to add temperature specifications that affect the data retention duration.</li> <li>Added statements in the I/O Pin Leakage Current section: Input channel leakage of ADC I/O pins due to hot socket is up to maximum of 1.8 mA. The input channel leakage occurs when the ADC IP core is enabled or disabled. This is applicable to all MAX 10 devices with ADC IP core, which are 10M04, 10M08, 10M16, 10M25, 10M40, and 10M50 devices. The ADC I/O pins are in Bank 1A.</li> <li>Added a statement in the I/O Standards Specifications section: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> <li>Updated SSTL-2 Class I and II I/O standard specifications for JEDEC compliance as follows:</li> <li>VIL(AC) Max: Updated from V<sub>REF</sub> - 0.35 to V<sub>REF</sub> - 0.31</li> <li>VIH(AC) Min: Updated from V<sub>REF</sub> + 0.35 to V<sub>REF</sub> + 0.31</li> <li>Added a note to BLVDS in Differential I/O Standards Specifications for MAX 10 Devices table: BLVDS TX is not supported in single supply devices.</li> <li>Added a link to MAX 10 High-Speed LVDS I/O User Guide for the list of I/O standards supported in single supply and dual supply devices.</li> <li>Added a statement in PLL Specifications for MAX 10 Single Supply Device table: For V36 package, the PLL specification is based on single supply devices.</li> <li>Added Internal Oscillator Specifications from MAX 10 Clocking and PLL User Guide.</li> <li>Added UFM specifications for serial interface.</li> <li>Updated total harmonic distortion (THD) specifications as follows:</li> <li>Single supply devices: Updated from 70 dB to -70 dB (updated from 65 dB to -65 dB for dual function pin)</li> <li>Added condition for On-Chip Temperature Sensor—Absolute accuracy parameter in ADC Performance Specifications for MAX 10 Dual Supply Devices table. The condition is: with 64 samples averaging.</li> <li>Updated the description in Periphery Performance Specifications to ment</li></ul> | | Date | Version | Changes | |----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Added specifications for low-speed I/O performance pin sampling window in LVDS Receiver Timing Specifications for MAX 10 Single Supply Devices table: Max = 900 ps for -C7, -I7, -A7, and -C8 speed grades.</li> <li>Added t<sub>RU_nCONFIG</sub> and t<sub>RU_nRSTIMER</sub> specifications for different devices in Remote System Upgrade Circuitry Timing Specifications for MAX 10 Devices table.</li> <li>Removed the word "internal oscillator" in User Watchdog Timer Specifications for MAX 10 Devices table to avoid confusion.</li> <li>Added IOE programmable delay specifications.</li> </ul> | | September 2014 | 2014.09.22 | Initial release. |