



## Automotive-grade N-channel 40 V, 6.1 mΩ typ., 18 A STripFET™V Power MOSFET in a PowerFLAT™ 5x6 package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)max</sub> | I <sub>D</sub> |
|-------------|-----------------|------------------------|----------------|
| STL70N4LLF5 | 40 V            | $6.7~\mathrm{m}\Omega$ | 18 A           |

- Designed for automotive applications and AEC-Q101 qualified
- R<sub>DS(on)</sub> \* Q<sub>g</sub> industry benchmark
- Extremely low on-resistance R<sub>DS(on)</sub>
- High avalanche ruggedness
- Low gate drive power losses

#### **Applications**

· Switching applications

#### **Description**

This device is an N-channel Power MOSFET developed using STMicroelectronics' STripFET™V technology. The device has been optimized to achieve very low on-state resistance, contributing to a FOM that is among the best in its class.

**Table 1. Device summary** 

| Order code  | Marking  | Package        | Packaging     |
|-------------|----------|----------------|---------------|
| STL70N4LLF5 | 70N4LLF5 | PowerFLAT™ 5x6 | Tape and reel |

Contents STL70N4LLF5

## **Contents**

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Packaging mechanical data13             | 3 |
| 6 | Revision history15                      | 5 |

STL70N4LLF5 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                              | Value      | Unit |
|------------------------------------|--------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                   | 40         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                    | ± 22       | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C   | 70         | А    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C  | 44         | А    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 18         | А    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>pcb</sub> =100 °C | 11.5       | А    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                 | 72         | Α    |
| P <sub>TOT</sub> (1)               | Total dissipation at T <sub>C</sub> = 25 °C            | 72         | W    |
| P <sub>TOT</sub> (2)               | Total dissipation at T <sub>pcb</sub> = 25 °C          | 4.8        | W    |
|                                    | Derating factor <sup>(2)</sup>                         | 0.03       | W/°C |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature  | -55 to 175 | °C   |

- 1. The value is rated according to  $R_{\text{thj-c}}$  .
- 2. The value is rated according to  $R_{\mbox{\scriptsize thj-pcb.}}$
- 3. Pulse width limited by safe operating area.

Table 3. Thermal resistance

| Symbol                   | Parameter                        | Value | Unit |
|--------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case | 2.08  | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 31.3  | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch², 2oz Cu, t < 10 sec.

Table 4. Avalanche data

| Symbol          | Parameter                                                                                | Value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-------|------|
| I <sub>AV</sub> | Not-repetitive avalanche current, (pulse width limited by Tj max)                        | 9     | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AV}$ , $V_{DD} = 24$ V) | 1090  | mJ   |

Electrical characteristics STL70N4LLF5

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                             | Test conditions                                                           | Min. | Тур.       | Max.     | Unit     |
|----------------------|-------------------------------------------------------|---------------------------------------------------------------------------|------|------------|----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage (V <sub>GS</sub> = 0)  | I <sub>D</sub> = 250 μA                                                   | 40   |            |          | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 40 V,<br>V <sub>DS</sub> = 40 V,T <sub>C</sub> = 125 °C |      |            | 1<br>10  | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±22 V                                                   |      |            | ±100     | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                      | 1    |            |          | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                 | $V_{GS}$ = 10 V, $I_{D}$ = 9 A $V_{GS}$ = 4.5 V, $I_{D}$ = 9 A            |      | 6.1<br>7.6 | 6.7<br>9 | mΩ       |

Table 6. Dynamic

| Symbol           | Parameter                    | Test conditions                                                            | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                                            | -    | 1570 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | V <sub>DS</sub> = 25 V, f=1 MHz,                                           | -    | 257  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | V <sub>GS</sub> =0                                                         | -    | 32   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> =15 V, I <sub>D</sub> = 18 A                               | -    | 12.9 | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 4.5 V                                                    | -    | 3.9  | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (Figure 14)                                                                | -    | 5.3  | -    | nC   |
| R <sub>G</sub>   | Gate input resistance        | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>I <sub>D</sub> =0 | -    | 1.5  | -    | W    |

Table 7. Switching times

| Symbol              | Parameter           | Test conditions                                                                              | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V 45.V 1 0 A                                                                                 | -    | 14   | -    | ns   |
| t <sub>r</sub>      | Rise time           | V <sub>DD</sub> =15 V, I <sub>D</sub> = 9 A,<br>R <sub>G</sub> =4.7 Ω, V <sub>GS</sub> =10 V | -    | 42   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (Figure 13)                                                                                  | -    | 37   | -    | ns   |
| t <sub>f</sub>      | Fall time           | (1.3-1.1.)                                                                                   | -    | 5.2  | -    | ns   |

Table 8. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                | -    |      | 18   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                | -    |      | 72   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 18 A, V <sub>GS</sub> =0     | -    |      | 1.1  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 18 A,                        | -    | 27.2 |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs,                              | -    | 24.5 |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | V <sub>DD</sub> = 25 V, T <sub>J</sub> =150 °C | -    | 1.8  |      | А    |

- 1. Pulse width limited by safe operating area.
- 2. Pulsed: pulse duration=300 $\mu$ s, duty cycle 1.5%

Electrical characteristics STL70N4LLF5

## 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Normalized  $B_{VDSS}$  vs temperature

Figure 7. Static drain-source on-resistance



Figure 8. Gate charge vs gate-source voltage



Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on-resistance vs temperature





Figure 12. Source-drain diode forward characteristics



Test circuits STL70N4LLF5

### 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



47/

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Table 9. PowerFLAT™ 5x6 type S-C mechanical data

| Dim.   |       | mm   |       |
|--------|-------|------|-------|
| Diiii. | Min.  | Тур. | Max.  |
| А      | 0.80  |      | 1.00  |
| A1     | 0.02  |      | 0.05  |
| A2     |       | 0.25 |       |
| b      | 0.30  |      | 0.50  |
| D      |       | 5.20 |       |
| E      |       | 6.15 |       |
| D2     | 4.11  |      | 4.31  |
| E2     | 3.50  |      | 3.70  |
| е      |       | 1.27 |       |
| e1     |       | 0.65 |       |
| L      | 0.715 |      | 1.015 |
| K      | 1.05  |      | 1.35  |



Figure 19. PowerFLAT™ 5x6 type S-C mechanical data



Figure 20. PowerFLAT™ 5x6 recommended footprint (dimensions in mm)

12/16 DocID15229 Rev 6

#### Packaging mechanical data 5

P<sub>2</sub> 2.0±0.1 (I) P<sub>0</sub> 4.0±0.1 (II) T (0.30±0.05) E<sub>1</sub> -- 1.75±0.1 Do Ø1.55±0.05 F(5.50±0.1)(III) P1(8.00±0.1) Ko (1.20±0.1) SECTION Y-Y (I) Measured from centerline of sprocket hole to centerline of pocket. Base and bulk quantity 3000 pcs (II) Cumulative tolerance of 10 sprocket holes is  $\pm\ 0.20$  . (III) Measured from centerline of sprocket hole to centerline of pocket.

Figure 21. PowerFLAT™ 5x6 tape<sup>(a)</sup>

Figure 22. PowerFLAT™ 5x6 package orientation in carrier tape.



a. All dimensions are in millimeters.



8234350\_Tape\_rev\_C



Figure 23. PowerFLAT™ 5x6 reel

14/16 DocID15229 Rev 6

STL70N4LLF5 Revision history

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Dec-2008 | 1        | First release                                                                                                                                                                                                                                                                                                                                    |
| 18-Jul-2011 | 2        | Section 4: Package mechanical data has been modified:  - Added Table 9: PowerFLAT <sup>TM</sup> 5x6 type S-C mechanical data  - Added Figure 19: PowerFLAT <sup>TM</sup> 5x6 type S-C mechanical data  - Added PowerFLAT <sup>TM</sup> 5x6 type C-B mechanical data  - Added PowerFLAT <sup>TM</sup> 5x6 type C-B drawing  - Minor text changes. |
| 21-Dec-2011 | 3        | Section 4: Package mechanical data has been modified.                                                                                                                                                                                                                                                                                            |
| 25-Jan-2013 | 4        | <ul> <li>Table 1: Device summary has been updated.</li> <li>Minor text changes.</li> <li>Changed: Figure 1</li> <li>Added: Section 5: Packaging mechanical data</li> </ul>                                                                                                                                                                       |
| 12-Feb-2013 | 5        | <ul> <li>Updated T<sub>J</sub> and T<sub>stg</sub> in Table 2: Absolute maximum ratings.</li> <li>Updated Section 4: Package mechanical data and Figure 22: PowerFLAT™ 5x6 package orientation in carrier tape</li> </ul>                                                                                                                        |
| 24-May-2013 | 6        | Modified: title and Section 4: Package mechanical data     Minor text changes                                                                                                                                                                                                                                                                    |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING. ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

16/16 DocID15229 Rev 6

