## **General Description** The MAX161 and MX7581 are CMOS single-chip 8-bit, 8-channel data acquisition systems (DAS). Each chip includes an 8-bit A/D converter, 8-channel multiplexer, 8 x 8 dual port RAM with contention logic, and microprocessor compatible I/O logic. When combined with a voltage reference, a complete data acquisition system is produced that interfaces with the majority of microprocessors. Conversions take place on a continuous, channel sequencing basis using a microprocessor clock or control signal. Data is stored automatically in dual port RAM so that any channel can be read at any time under microprocessor control. The MAX161 is an enhanced, pin-compatible version of the MX7581. Improvements include faster conversion and interface timing, lower zero error and drift, reduced power dissipation, and availability in military temperature grades. All devices are available in 28 pin DIP and Small Outline (SO) packages. ## **Applications** Digital Signal Processing Data Loggers Automatic Test Equipment Robotics **Process Control** ## Functional Diagram #### **Features** - Fast Conversion Time: 20µsec (MAX161) - No Missing Codes Over Temperature - On Chip 8 x 8 Dual Port RAM - Interfaces Directly To Z80/8085/6800 - **Ratiometric Capability** - Interleaved DMA Operation ### Ordering Information | PART | TEMP. RANGE | PACKAGE* | ERROR | |------------|-------------------|---------------|-----------| | MAX161ACPI | 0° C to +70° C | Plastic DIP | 1 7/8 LSB | | MAX161BCPI | 0° C to +70° C | Plastic DIP | 3/4 LSB | | MAX161CCPI | 0° C to +70° C | Plastic DIP | 1/2 LSB | | MAX161ACWI | 0° C to +70° C | Small Outline | 1 7/8 LSB | | MAX161BCWI | 0° C to +70° C | Small Outline | 3/4 LSB | | MAX161CCWI | 0° C to +70° C | Small Outline | 1/2 LSB | | MAX161CC/D | 0° C to +70° C | Dice | 1 7/8 LSB | | MAX161AEPI | -40° C to +85° C | Plastic DIP | 1 7/8 LSB | | MAX161BEPI | -40° C to +85° C | Plastic DIP | 3/4 LSB | | MAX161CEPI | -40° C to +85° C | Plastic DIP | 1/2 LSB | | MAX161AEWI | -40° C to +85° C | Small Outline | 1 7/8 LSB | | MAX161BEWI | -40° C to +85° C | Small Outline | 3/4 LSB | | MAX161CEWI | -40° C to +85° C | Small Outline | 1/2 LSB | | MAX161AMJI | -55° C to +125° C | CERDIP** | 1 7/8 LSB | | MAX161BMJI | -55° C to +125° C | CERDIP** | 3/4 LSB | | MAX161CMJI | -55° C to +125° C | CERDIP** | 1/2 LSB | All devices — 28 lead packages Ordering Information continued on last page. ## Pin Configuration Maxim reserves the right to ship Ceramic Packages in lieu of CERDIP Packages. | ABSOLUTE MAXIMUM RATINGS | |---------------------------------------------| | V <sub>DD</sub> to AGND+7\ | | V <sub>DD</sub> to DGND+7\ | | AGND to DGND0.3V, V <sub>DI</sub> | | Digital Input Voltage to DGND | | (pins 13,16-19) | | Digital Output Voltage to DGND | | (pins 12,20-27)0.3V, V <sub>DI</sub> | | CLK (pin 15) input voltage to DGND0.3V, VDI | | V <sub>REF</sub> (pin 10) to AGND ±25\ | | V <sub>BOFS</sub> (pin 1) to AGND | | AIN (0-7) (pins 9-2) ±17 | | | | Operating Temperature Range | |---------------------------------------------------| | MAX161XC, MX7581J/K/L 0°C to +70°C | | MX7581A/B/C25°C to +85°C | | MAX161XE40°C to +85°C | | MAX161XM, MX7581S/T/U55°C TO +125°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature (Soldering, 10 secs) +300°C | | Power Dissipation (Package) | | Plastic DIP (Derate 12mW/°C above +50°C) 1200mW | | Ceramic (Derate 10mW/°C above +50°C) 1000mW | | CERDIP (Derate 10mW/°C above +50°C) 1000mW | | Small Outline (Derate 12mW/°C above +50°C) 1000mW | | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** ( $V_{DD}$ = +5V, $V_{REF}$ = -10V, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | | MIN. | TYP. | MAX. | UNITS | |----------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------|----------------------|----------------------------------------------------------------------|-------------| | ACCURACY (at f <sub>CLK</sub> = 4.0MHz for M | AX161, 1.2N | MHz for MX7581) | | | | | | | Resolution | | | | 8 | | | Bits | | Relative Accuracy | | MAX161A, MX7581J/A/S<br>MAX161B, MX7581K/B/T<br>MAX161C, MX7581L/C/U | | | ±3/4<br>±1/2<br>±1/4 | ±17/8<br>±3/4<br>±1/2 | LSB | | Differential Nonlinearity | | MAX161B, MX7581k | MAX161A, MX7581J/A/S<br>MAX161B, MX7581K/B/T<br>MAX161C, MX7581L/C/U | | ±¾<br>±½<br>±¼ | ±11//8<br>±1//8<br>±3//4 | LSB | | | | Adjustable to zero | MAX161A<br>MAX161B<br>MAX161C | | ±60<br>±40<br>±20 | ±120<br>±60<br>±40 | | | Offset Error<br>(See Figure 5, Note 1) | | | MX7581J/A/S<br>MX7581K/B/T<br>MX7581L/C/U | | ±60<br>±40<br>±20 | ±200<br>±80<br>±50 | mV | | Gain Error, Worst Channel<br>(See Figure 5, Note 2) | | Adjustable to zero | MAX161A, MX7581J/A/S<br>MAX161B, MX7581K/B/T<br>MAX161C, MX7581L/C/U | | ±3<br>±2<br>±1 | ±6<br>±4<br>±2 | LSB | | Gain Match Between Channels (See Figure 5) | | Adjustable to zero | MAX161A, MX7581J/A/S<br>MAX161B, MX7581K/B/T<br>MAX161C, MX7581L/C/U | | 2<br>1<br>½ | 3<br>2<br>1 | LSB | | B <sub>OFS</sub> Gain Error (Note 3) | | | | | ±1 | | LSB | | ANALOG INPUTS | | • | | | | | | | Input Resistance at V <sub>REF</sub> .<br>B <sub>OFS</sub> , and AIN7-AIN0 | R <sub>IN</sub> | Pins 1 to 10 (Note 4 | 4) | 10 | 20 | 30 | kΩ | | V <sub>REF</sub> (For Specified<br>Performance) | V <sub>REF</sub> | | | -10.5 | | -9.5 | V | | V <sub>REF</sub> Range | | | | ļ | -5V to -15V | | L V | | Nominal Analog Input Range | | -Unipolar Mode (See Figure 5)<br>-Unipolar Mode (See Figure 7)<br>Bipolar Mode (See Figure 9) | | -V <sub>REF</sub> | | +V <sub>REF</sub><br>0<br> V <sub>REF</sub> <br>- V <sub>BOFS</sub> | <br> v<br> | | DIGITAL INPUTS (CS, ALE, CLK, | A0-A2) | | | | | | | | Logic HIGH Threshold | V <sub>INH</sub> | | | +2.4 | +2.0 | | ٧ | | Logic LOW Threshold | VINL | | | | +1.2 | +0.8 | | | Input Leakage Current | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | | | 0.01 | 1 | μА | | Input Capacitance | CIN | (Note 5) | | | 4 | 5 | pF | ## **ELECTRICAL CHARACTERISTICS (Continued)** (VDD = +5V, VREF = -10V, TA = TMIN to TMAX, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNITS | |----------------------------|------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|--------------------|-------| | DIGITAL OUTPUTS (STAT, DB0 | -DB7) | | | | | | | Output HIGH Voltage | V <sub>OH</sub> | I <sub>SOURCE</sub> = 40µA | 4.5 | 4.8 | | | | Output LOW Voltage | VoL | I <sub>SINK</sub> = 1.6mA | | 0.2 | 0.6 | V | | Floating State Leakage | I <sub>LKG</sub> | DB0-DB7 | | 0.3 | 10 | μΑ | | Floating State Capacitance | | DB0-DB7, V <sub>OUT</sub> = 0V to V <sub>DD</sub> | | 5 | 10 | pF | | Output Code | | See Figure 5<br>See Figure 7<br>See Figure 9 | Unipolar Binary<br>Complementary Binary<br>Offset Binary | | | | | POWER REQUIREMENTS | | | | | | | | Supply Voltage | V <sub>DD</sub> | | +4.5 | +5.0 | +5.5 | v | | Supply Current | IDD | MAX161, MX7581 Static MAX161 Dynamic (f <sub>CLK</sub> = 4.0MHz) MX7581 Dynamic (f <sub>CLK</sub> = 1.2MHz) | | 3<br>3<br>3 | 5<br><b>5</b><br>8 | mA | - Note 1. Typical offset temperature coefficient is $\pm 25\mu$ V/°C for the MAX161 and $\pm 150\mu$ V/°C for the MX7581. - Note 2. Gain error is measured after offset calibration. Maximum full scale change for any channel from +25°C to T<sub>MIN</sub> or T<sub>MAX</sub> is ±2LSBs. - Note 3. Typical change in B<sub>OFS</sub> gain from +25°C to T<sub>MIN</sub> or T<sub>MAX</sub> is ±2LSBs. - Note 4. R<sub>BOFS</sub>/R<sub>AIN</sub> mismatch causes transfer function rotation about positive full scale. The effect is an offset and a gain term when using the circuits of Figure 7 and 9. Note 5. Guaranteed but not 100% tested. ## TIMING CHARACTERISTICS — MAX161 (C<sub>L</sub> = 100pF, See Figure 1) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------|-----|-----|-----|-------| | ALE Pulse Width | t <sub>H</sub> | 50 | 35 | | ns | | Address Valid to Latch Set-Up Time | tals | 45 | 30 | | ns | | Address Valid to Latch Hold Time | t <sub>ALH</sub> | 10 | 0 | | ns | | Address Latch to CS Set-Up Time | t <sub>LCS</sub> | 10 | 0 | | ns | | CS to Output Propagation Delay | tacc | | 125 | 200 | ns | | CS Pulse Width | tcw | 250 | 175 | | ns | | CS to Output Float Propagation Delay | t <sub>CF</sub> | | 30 | 50 | ns | | CS to Low Impedance Bus | t <sub>CLZ</sub> | | 70 | 100 | ns | | Clock Frequency (Note 6) | fclk | | 6 | 4.0 | MHz | ### TIMING CHARACTERISTICS — MX7581 (C<sub>L</sub> = 100pF, See Figure 1) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------|-----|-----|-----|-------| | ALE Pulse Width | t <sub>H</sub> | 80 | 50 | | ns | | Address Valid to Latch Set-Up Time | t <sub>ALS</sub> | 70 | 45 | | ns | | Address Valid to Latch Hold Time | t <sub>ALH</sub> | 20 | 10 | | ns | | Address Latch to CS Set-Up Time | t <sub>LCS</sub> | 20 | 10 | | ns | | CS to Output Propagation Delay | t <sub>ACC</sub> | | 200 | 250 | ns | | CS Pulse Width | t <sub>CW</sub> | 280 | 250 | | ns | | CS to Output Float Propagation Delay | t <sub>CF</sub> | | 50 | 80 | ns | | CS to Low Impedance Bus | t <sub>CLZ</sub> | | 100 | 150 | ns | | Clock Frequency (Note 6) | f <sub>CLK</sub> | | 1.6 | 1.2 | MHz | Note 6. Guaranteed conversion time for stated accuracy of 20µs/channel with 4.0MHz clock for MAX161, and 66.7µs/channel with 1.2MHz clock for the MX7581 ### **Detailed Description** #### Basic Operation The MAX161 and MX7581 sequentially convert analog signals on 8 input channels into separate 8-bit data words. The data is continually updated in on-chip RAM, with each channel's conversion result assigned to a separate RAM address. Consequently, the conversion process is user transparent in that output data is read directly from RAM. The device can run directly from a microprocessor clock (6800 type systems) or control signal (ALE in 8085 type systems). A functional diagram of the MAX161 and MX7581 is shown on the front page. #### A/D Conversion Internally, the conversion process is divided into 10 phases, each 8 clock periods long. In the first phase, the input multiplexer is decremented and the control logic is reset. STAT (pin 12) goes low for 8 clock cycles at the beginning of this period. (STAT also goes low for 72 clock periods after channel 1 is converted). The successive approximation A/D conversion then takes place during phases 2 through 9. Finally, data is loaded into RAM during phase 10. A single channel conversion takes 80 input clock periods while a complete scan through all channels requires 640 clock periods. Internal start-up logic initializes the converter within 800 clock periods after power is applied. ## **Digital Interface** ### **Channel Selection** Table 1 shows the truth table for channel selection. RAM locations are addressed by AO-A2. In systems with a multiplexed address/data bus, the address is latched by ALE (pin 16). Alternatively, when address and data busses are separate, the address latches can be made transparent by tying ALE HIGH. Table 1: Channel Selection Truth Table | A2 | <b>A</b> 1 | Α0 | ALE | CHANNEL DATA<br>TO BE READ | |----|------------|----|-----|----------------------------| | 0 | 0 | 0 | 1 | Channel 0 | | 0 | 0 | 1 | 1 | Channel 1 | | 0 | 1 | 0 | 1 | Channel 2 | | 0 | 1 | 1 | 1 | Channel 3 | | 1 | 0 | 0 | 1 | Channel 4 | | 1 | 0 | 1 | 1 | Channel 5 | | 1 | 1 | 0 | 1 | Channel 6 | | 1 | 1 | 1 | 1 | Channel 7 | #### **Timing And Control** Control timing for the MAX161 and MX7581 is shown in Figure 1. When CS (pin 13) is HIGH, the three- state data drivers are in their high impedance state. The drivers switch to the active state when $\overline{\text{CS}}$ goes LOW. Output data is valid after time $t_{ACC}$ . Figure 1. Interface Timing Diagram #### **Data Read Operation** The MAX161 and MX7581 continuously scan and convert analog input signals without regard to the channel being selected for data output. The on-chip RAM and contention logic allow data to be read asynchronously with respect to the conversion process. The output data (RAM contents) is simply the most recent conversion result for the selected channel. Automatic Interleaved DMA is provided by internal logic to ensure that memory updates do not take place when the memory is being addressed by a microprocessor. RAM is normally updated on a rising clock edge, 6 clock periods prior to STAT going LOW, provided CS is HIGH (i.e. data is not being read). If CS is LOW (read operation in progress), then the memory update is delayed by 3 clock periods. By delaying the update, data will not be written in RAM during a READ as long as CS is kept shorter than 3 clock periods. The possibility of a "contention" error with an asynchronous READ is therefore eliminated if CS is less than 3 clock periods long. Although asynchronous reading errors are eliminiated with this feature, it in no way restricts compatibility with other manufacturers' MX7581s. #### **Channel Identification** In some real-time applications, it may be necessary to provide an interrupt signal when a particular channel receives updated data. To do this, the channel that is currently converting must be identified. STAT provides an identifying signal by staying low for an extended time (72 vs. 8 clock periods) when channel 0 is active (see Figure 2). Note that input channels are scanned in reverse order, i.e. AIN7.6...1.0. A simple circuit for channel identification using STAT is shown in Figure 3. The time constant, RC, is chosen such that X2 ignores the short STAT pulses but responds to the wider (72 clock periods) pulse width occuring during channel 0 conversion. With a 1 $\mu s$ clock period, use $0.022\mu F$ for C and $1.8k\Omega$ for R. An alternate means of channel identification uses the microprocessor to periodically interrogate the STAT output. A simple routine is shown in Figure 4. Figure 2. STAT Timing Diagram Figure 3. Hardware Channel Identification Figure 4. Software Channel Identification ## **Operating Circuits** For the following circuits, the offset and gain adjustments shown in Figures 5, 7 and 9 are often not needed (The offset and gain error of the MAX161C are 1LSB and 2LSB respectively). In those cases, A1 and R1-R12 can be omitted. Note that in all cases where full scale is adjusted, offset must be trimmed first. #### **Unipolar Binary Operation** Figures 5 and 6 show the analog circuit connections and the resulting transfer characteristic for basic unipolar operation (0 to +10V input). A -10V reference is connected to pin 10 through resistor R9 and a clock is connected to pin 15. Calibration is as follows: #### Offse Offset (zero error) is trimmed using the bipolar offset pin, $B_{OFS}.$ Resistors R10–R12 form a voltage divider buffered by A1 which drives $B_{OFS}.$ A0–A2 are taken LOW and latched using ALE so that channel 0 is continuously monitored. With AIN0 = +19.5mV (i.e. 1/2 LSB for 10V full scale) adjust R11 until DB7–DB1 are LOW and DB0(LSB) flickers. The offset of all channels is identical so one adjustment takes care of all eight inputs. ### Full Scale Apply +9.941V (F.S.-3/2LSB) to all inputs (AIN0-AIN7), then select one channel using A0-A2, and latch the address with ALE. Adjust trimmer RN of the selected input so that DB7-DB1 are HIGH and DB0 (LSB) flickers. Repeat for other channels. Figure 7. Unipolar (0 to -10V) Operation Figure 9. Bipolar (-5V to +5V) Operation FULL SCALE TRANSITION 111111111- 11111110+ 00000011 Figure 8. Unipolar (0 to -10V) Transfer Characteristic Figure 10. Bipolar Transfer Characteristic Around 0V # Unipolar (Complimentary Binary) Operation Figures 7 and 8 show the analog circuit connections and typical transfer characteristic for unipolar (0 to -10V input) complementary binary operation. Calibration is as follows: #### Offset A0-A2 are taken LOW and latched using ALE, activating channel 0. The offset voltage is identical for all channels so only one trim is needed. With AIN0 = -9.98V (i.e. -F.S.+1/2LSB), adjust R11 so that DB7-DB1 are LOW and DB0 (LSB) flickers. #### Full Scale Apply –58.6mV (3/2 LSB) to all channels (AIN0–AIN7) and select the required channel using A0–A2 and latch the address with ALE. Adjust trimmer RN of the selected channel until DB7–DB1 are HIGH and the DB0 (LSB) flickers. Repeat for other channels. ### Bipolar (Offset Binary) Operation Figures 9 and 10 show the analog circuit connections and typical transfer characteristic for $\pm 5$ V bipolar operation. Calibration is as follows: #### Offset A0-A2 are taken LOW and latched using ALE, selecting channel 0. The offset error is identical for all channels so only one trim is needed. With AIN0 = -4.980V (i.e. -F.S.+1/2LSB), adjust R11 so that DB1-DB7 are LOW and DB0 (LSB) flickers. #### Full Scale Apply +4.941V (+F.S.-3/2LSB) to all channels (AIN0-AIN7) and select the required channel using A0-A2 and latch the address with ALE. Adjust trimmer RN of the selected channel until DB1-DB7 are HIGH and DB0 (LSB) flickers. Apply -19.5mV to each gain trimmed channel. If the output code does not flicker between 01111111 and 1000000, repeat the calibration procedure. ## Application Hints ### **Analog and Digital Ground** AGND and DGND should be connected together at the device to prevent the possibility of injecting noise into the A/D converter. In systems where the AGND-DGND connection is not local, connect clamp diodes (1N914 or equivalent) between the AGND and DGND pins. VDD (pin 28) should be bypassed to AGND using a $10\mu F$ electrolytic and 0.1 $\mu F$ ceramic capacitor. Lead lengths should be kept as short as possible. ### Logic Deglitching In µP Applications Unspecified states on the address bus (due to different rise and fall times) can cause glitches at the $\overline{\text{CS}}$ pin, initiating unwanted reads. These glitches can be avoided by gating the address decoding logic with RD (8085A) or VMA (6800) as shown in Figures 11 and 12. Figure 11. 8085A Interface Figure 12. 6800 Interface ## Ordering Information (continued) | | | | <b>,</b> | |------------|-----------------|---------------|-----------| | PART | TEMP. RANGE | PACKAGE* | ERROR | | MX7581JN | 0°C to +70°C | Plastic DIP | 1 7/8 LSB | | MX7581KN | 0°C to +70°C | Plastic DIP | 3/4 LSB | | MX7581LN | 0°C to +70°C | Plastic DIP | 1/2 LSB | | MX7581JCWI | 0°C to +70°C | Small Outline | 1 7/8 LSB | | MX7581KCWI | 0°C to +70°C | Small Outline | 3/4 LSB | | MX7581LCWI | 0°C to +70°C | Small Outline | 1/2 LSB | | MX7581J/D | 0°C to +70°C | Dice | 1 7/8 LSB | | MX7581AD | -25°C to +85°C | Ceramic | 1 7/8 LSB | | MX7581BD | -25°C to +85°C | Ceramic | 3/4 LSB | | MX7581CD | -25°C to +85°C | Ceramic | 1/2 L\$B | | MX7581AQ | -25°C to +85°C | CERDIP** | 1 7/8 LSB | | MX7581BQ | -25°C to +85°C | CERDIP** | 3/4 LSB | | MX7581CQ | -25°C to +85°C | CERDIP** | 1/2 LSB | | MX7581SQ | -55°C to +125°C | CERDIP** | 1 7/8 LSB | | MX7581TQ | -55°C to +125°C | CERDIP** | 3/4 LSB | | MX7581UQ | -55°C to +125°C | CERDIP** | 1/2 L\$B | | | | | | ## Chip Topography Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. All devices — 28 lead packages Maxim reserves the right to ship Ceramic Packages in lieu of CERDIP Packages.