Data Sheet: Technical Data Document Number: BSC9132 Rev. 1, 08/2014 # **BSC9132** # BSC9132 QorlQ Qonverge Multicore Baseband Processor The following list provides an overview of the feature set: - Two high-performance 32-bit e500 cores built on Power Architecture® technology: - 36-bit physical addressing - Double-precision floating-point support - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache - Enhanced hardware and software debug support - 800 Mhz/1 GHz/1.2 GHz clock frequency - 512-Kbyte L2 cache with ECC; also configurable as SRAM and stashing memory - Two SC3850 core subsystems; each core connects to the following: - 32 Kbyte 8-way level 1 data/instruction cache (L1 Dcache/ICache) - 512 Kbyte 8-way level 2 unified instruction/data cache (L2 cache/M2 memory) - Memory management unit (MMU) - Enhanced programmable interrupt controller (EPIC) - Debug and profiling unit (DPU) - Two 32-bit quad timers - 32 Kbytes of shared M3 memory - Multi Accelerator Platform Engine for Pico Base Station Baseband Processing (MAPLE-B2P) - Supports variable sizes in Fourier Transforms, Convolution, Filtering, Turbo, Viterbi, Chiprate, MIMO - Consists of accelerators for UMTS chip rate processing, LTE UP/DL channel processing, Matrix Inversion operations, and CRC algorithms - Two DDR3/DDR3L SDRAM memory controllers support 32-bit with ECC - Integrated security engine (ULE CAAM) - Protocol support includes DES, AES, RNG, CRC, MDE, PKE, SHA, and MD5 - Secure boot capability - Two enhanced three-speed Ethernet controllers (eTSECs) - TCP/IP acceleration, quality of service, and classification capabilities - IEEE Std 1588™ support - Supports SGMII interfaces - High-speed interfaces supporting the following multiplexing options: - One PCI Express interface with 5G support - Four lanes of high-speed serial interfaces (SerDes) to be shared between PCI Express, SGMII, and CPRI - High-speed USB controller (USB 2.0) - Host and device support - Enhanced host controller interface (EHCI) - ULPI interface - Enhanced secure digital (SD/MMC) host controller (eSDHC) - Integrated Flash controller (IFC), supporting NAND, NOR, and general ASIC - · Two TDM interfaces - Antenna interface controller (AIC), supporting four industry standard JESD/four custom parallel RF interfaces (three dual and one single port) and a 2-lane CPRI interface - Universal Subscriber Identity Module (USIM) interface - Facilitates communication to SIM cards or Eurochip pre-paid phone cards - Two enhanced serial peripheral interfaces (eSPI) - Programmable interrupt controller (PIC) compliant with OpenPIC standard - Two DMA controllers - 4-channel DMA on Power Architecture side - 32 unidirectional channels, providing up to 16 memory-to-memory channels on DSP side - Two I<sup>2</sup>C interfaces - Two dual UART (DUART) interfaces - 96 general-purpose I/O signals - Eight 32-bit timers - Operating temperature (Ta T<sub>i</sub>) range: 0–105° C # **Table of Contents** | 1 | Pin A | ssignments3 | | 2.22 Universal Subscriber Identity Module (USIM) 123 | |---|-------|----------------------------------------------------------|---|----------------------------------------------------------| | | 1.1 | Ball Layout Diagrams | | 2.23 Timers and Timers_32b AC Timing Specifications 127 | | | 1.2 | Pinout Assignments | 3 | 3 Hardware Design Considerations | | 2 | Elect | rical Characteristics | | 3.1 Power Architecture System Clocking 128 | | | 2.1 | Overall DC Electrical Characteristics | | 3.2 DSP System Clocking | | | 2.2 | Power Sequencing57 | | 3.3 Supply Power Default Setting | | | 2.3 | Power-Down Requirements | | 3.4 PLL Power Supply Design | | | 2.4 | RESET Initialization | | 3.5 Decoupling Recommendations | | | 2.5 | Power-on Ramp Rate | | 3.6 SerDes Block Power Supply Decoupling | | | 2.6 | Power Characteristics | | Recommendations | | | 2.7 | Input Clocks | | 3.7 Guidelines for High-Speed Interface Termination 136 | | | 2.8 | DDR3 and DDR3L SDRAM Controller | | 3.8 Pull-Up and Pull-Down Resistor Requirements 136 | | | 2.9 | eSPI | | 3.9 Output Buffer DC Impedance | | | 2.10 | DUART75 | | 3.10 Configuration Pin Muxing | | | 2.11 | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) .76 | | 3.11 JTAG Configuration Signals | | | 2.12 | USB81 | | 3.12 Guidelines for High-Speed Interface Termination 140 | | | 2.13 | Integrated Flash Controller (IFC) | | 3.13 Thermal | | | 2.14 | Enhanced Secure Digital Host Controller (eSDHC)87 | | 3.14 Security Fuse Processor | | | 2.15 | Programmable Interrupt Controller (PIC) Specifications89 | 4 | 4 Package Information | | | 2.16 | JTAG | | 4.1 Package Parameters | | | 2.17 | l <sup>2</sup> C94 | | 4.2 Mechanical Dimensions of the FC-PBGA 142 | | | 2.18 | GPIO96 | 5 | 5 Ordering Information | | | 2.19 | TDM98 | | 5.1 Part Marking | | | 2.20 | High-Speed Serial Interface (HSSI) DC Electrical | 6 | 6 Product Documentation | | | | Characteristics | 7 | 7 Revision History | | | 2.21 | Radio Frequency (RF) Interface | | | This figure shows the major functional units. Figure 1. BSC9132 Block Diagram # 1 Pin Assignments This section contains a top-level ball layout diagram followed by four detailed quadrant views and a pinout listing table. # 1.1 Ball Layout Diagrams Figure 2. Ball Layout Diagram—Top-Level View BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Figure 3 shows detailed view A. #### **DETAIL A** Figure 3. Ball Layout Diagram—Detail A Figure 4 shows detailed view B. #### **DETAIL B** Figure 4. Ball Layout Diagram—Detail B Figure 5 shows detailed view C. #### **DETAIL C** Figure 5. Ball Layout Diagram—Detail C Figure 6 shows detailed view D. Figure 6. Ball Layout Diagram—Detail D # 1.2 Pinout Assignments This table provides the pinout listing. Table 1. BSC9132 Pinout Listing | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------|------------------------|---------------|-------------|-----------------|----------------| | | DDR 1 (Power Architect | ure) | | | | | D1_MDQ00 | Data | F16 | I/O | G1VDD | T — | | D1_MDQ01 | Data | G16 | I/O | G1VDD | _ | | D1_MDQ02 | Data | G15 | I/O | G1VDD | _ | | D1_MDQ03 | Data | E18 | I/O | G1VDD | _ | | D1_MDQ04 | Data | E16 | I/O | G1VDD | _ | | D1_MDQ05 | Data | F17 | I/O | G1VDD | _ | | D1_MDQ06 | Data | G17 | I/O | G1VDD | _ | | D1_MDQ07 | Data | F15 | I/O | G1VDD | _ | | D1_MDQ08 | Data | C17 | I/O | G1VDD | _ | | D1_MDQ09 | Data | A15 | I/O | G1VDD | _ | | D1_MDQ10 | Data | B16 | I/O | G1VDD | _ | | D1_MDQ11 | Data | C14 | I/O | G1VDD | _ | | D1_MDQ12 | Data | A16 | I/O | G1VDD | _ | | D1_MDQ13 | Data | C15 | I/O | G1VDD | _ | | D1_MDQ14 | Data | D14 | I/O | G1VDD | _ | | D1_MDQ15 | Data | D15 | I/O | G1VDD | <u> </u> | | D1_MDQ16 | Data | G12 | I/O | G1VDD | _ | | D1_MDQ17 | Data | F14 | I/O | G1VDD | _ | | D1_MDQ18 | Data | G14 | I/O | G1VDD | <u> </u> | | D1_MDQ19 | Data | E14 | I/O | G1VDD | _ | | D1_MDQ20 | Data | E12 | I/O | G1VDD | _ | | D1_MDQ21 | Data | E13 | I/O | G1VDD | 1 - | | D1_MDQ22 | Data | G11 | I/O | G1VDD | _ | | D1_MDQ23 | Data | G13 | I/O | G1VDD | _ | | D1_MDQ24 | Data | D10 | I/O | G1VDD | <b>—</b> | | D1_MDQ25 | Data | D12 | I/O | G1VDD | 1 – | | D1_MDQ26 | Data | C10 | I/O | G1VDD | _ | | D1_MDQ27 | Data | D11 | I/O | G1VDD | <b>—</b> | | D1_MDQ28 | Data | A11 | I/O | G1VDD | _ | | D1_MDQ29 | Data | B9 | I/O | G1VDD | _ | | D1_MDQ30 | Data | C12 | I/O | G1VDD | <del> </del> - | | D1_MDQ31 | Data | C9 | I/O | G1VDD | _ | | D1_MDM00 | Data Mask | E17 | 0 | G1VDD | _ | | D1_MDM01 | Data Mask | A13 | 0 | G1VDD | <del> </del> - | | D1_MDM02 | Data Mask | F12 | 0 | G1VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------|-----------------------|---------------|-------------|-----------------|------| | D1_MDM03 | Data Mask | C11 | 0 | G1VDD | _ | | D1_MDQS00 | Data Strobe | C16 | I/O | G1VDD | _ | | D1_MDQS01 | Data Strobe | A14 | I/O | G1VDD | _ | | D1_MDQS02 | Data Strobe | C13 | I/O | G1VDD | _ | | D1_MDQS03 | Data Strobe | A12 | I/O | G1VDD | _ | | D1_MDQS_B00 | Data Strobe | D16 | I/O | G1VDD | _ | | D1_MDQS_B01 | Data Strobe | B14 | I/O | G1VDD | _ | | D1_MDQS_B02 | Data Strobe | D13 | I/O | G1VDD | _ | | D1_MDQS_B03 | Data Strobe | B12 | I/O | G1VDD | _ | | D1_MBA00 | Bank Select | C23 | 0 | G1VDD | _ | | D1_MBA01 | Bank Select | A23 | 0 | G1VDD | _ | | D1_MBA02 | Bank Select | C24 | 0 | G1VDD | _ | | D1_MA00 | Address | E22 | 0 | G1VDD | _ | | D1_MA01 | Address | A24 | 0 | G1VDD | _ | | D1_MA02 | Address | B24 | 0 | G1VDD | _ | | D1_MA03 | Address | B20 | 0 | G1VDD | _ | | D1_MA04 | Address | A25 | 0 | G1VDD | _ | | D1_MA05 | Address | D21 | 0 | G1VDD | _ | | D1_MA06 | Address | A21 | 0 | G1VDD | _ | | D1_MA07 | Address | C21 | 0 | G1VDD | _ | | D1_MA08 | Address | B22 | 0 | G1VDD | _ | | D1_MA09 | Address | E23 | 0 | G1VDD | _ | | D1_MA10 | Address | B25 | 0 | G1VDD | _ | | D1_MA11 | Address | C22 | 0 | G1VDD | _ | | D1_MA12 | Address | D23 | 0 | G1VDD | _ | | D1_MA13 | Address | G19 | 0 | G1VDD | _ | | D1_MA14 | Address | G22 | 0 | G1VDD | _ | | D1_MA15 | Address | F22 | 0 | G1VDD | _ | | D1_MWE_B | Write Enable | D19 | 0 | G1VDD | _ | | D1_MRAS_B | Row Address Strobe | A22 | 0 | G1VDD | _ | | D1_MCAS_B | Column Address Strobe | F19 | 0 | G1VDD | _ | | D1_MCS_B00 | Chip Select | C20 | 0 | G1VDD | _ | | D1_MCS_B01 | Chip Select | F20 | 0 | G1VDD | _ | | D1_MCS_B02 | Chip Select | E20 | 0 | G1VDD | _ | | D1_MCS_B03 | Chip Select | G20 | 0 | G1VDD | _ | | D1_MCKE00 | Clock Enable | A20 | 0 | G1VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------|------------------------------|---------------|-------------|-----------------|--------------| | D1_MCKE01 | Clock Enable | C19 | 0 | G1VDD | _ | | D1_MCK00 | Clock | A19 | 0 | G1VDD | _ | | D1_MCK01 | Clock | C18 | 0 | G1VDD | _ | | D1_MCK02 | Clock | A17 | 0 | G1VDD | _ | | D1_MCK_B00 | Clock Complements | B19 | 0 | G1VDD | _ | | D1_MCK_B01 | Clock Complements | D18 | 0 | G1VDD | _ | | D1_MCK_B02 | Clock Complements | B17 | 0 | G1VDD | _ | | D1_MODT00 | On Die Termination | E21 | 0 | G1VDD | _ | | D1_MODT01 | On Die Termination | G21 | 0 | G1VDD | _ | | D1_MDIC00 | Driver Impedence Calibration | A18 | I/O | VSS | 14 | | D1_MDIC01 | Driver Impedence Calibration | G18 | I/O | G1VDD | 14 | | D1_MECC00 | ECC data | E10 | I/O | G1VDD | _ | | D1_MECC01 | ECC data | G10 | I/O | G1VDD | _ | | D1_MECC02 | ECC data | E9 | I/O | G1VDD | _ | | D1_MECC03 | ECC data | F9 | I/O | G1VDD | _ | | D1_MECC04 | ECC data | D8 | I/O | G1VDD | _ | | D1_MECC05 | ECC data | G9 | I/O | G1VDD | <u> </u> | | D1_MECC06 | ECC data | C8 | I/O | G1VDD | _ | | D1_MECC07 | ECC data | F11 | I/O | G1VDD | _ | | D1_MDQS08 | ECC Strobe | B10 | I/O | G1VDD | <u> </u> | | D1_MDQS_B08 | ECC Strobe | A10 | I/O | G1VDD | _ | | D1_MDM08 | ECC Data Mask | F10 | 0 | G1VDD | _ | | | DDR 2 (DSP) | , | • | | • | | D2_MDQ00 | Data | AB10 | I/O | G2VDD | T — | | D2_MDQ01 | Data | AD7 | I/O | G2VDD | _ | | D2_MDQ02 | Data | AC9 | I/O | G2VDD | <u> </u> | | D2_MDQ03 | Data | AC8 | I/O | G2VDD | _ | | D2_MDQ04 | Data | AB11 | I/O | G2VDD | <del> </del> | | D2_MDQ05 | Data | AB9 | I/O | G2VDD | <u> </u> | | D2_MDQ06 | Data | AC7 | I/O | G2VDD | <u> </u> | | D2_MDQ07 | Data | AC11 | I/O | G2VDD | <u> </u> | | D2_MDQ08 | Data | AF6 | I/O | G2VDD | <u> </u> | | D2_MDQ09 | Data | AH9 | I/O | G2VDD | _ | | D2_MDQ10 | Data | AD8 | I/O | G2VDD | 1 – | | D2_MDQ11 | Data | AH10 | I/O | G2VDD | <u> </u> | | D2_MDQ12 | Data | AH7 | I/O | G2VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------|--------------------|---------------|-------------|-----------------|------| | D2_MDQ13 | Data | AF9 | I/O | G2VDD | _ | | D2_MDQ14 | Data | AF8 | I/O | G2VDD | _ | | D2_MDQ15 | Data | AE9 | I/O | G2VDD | _ | | D2_MDQ16 | Data | AG13 | I/O | G2VDD | _ | | D2_MDQ17 | Data | AD11 | I/O | G2VDD | _ | | D2_MDQ18 | Data | AD10 | I/O | G2VDD | _ | | D2_MDQ19 | Data | AG10 | I/O | G2VDD | _ | | D2_MDQ20 | Data | AE12 | I/O | G2VDD | _ | | D2_MDQ21 | Data | AF12 | I/O | G2VDD | _ | | D2_MDQ22 | Data | AH13 | I/O | G2VDD | _ | | D2_MDQ23 | Data | AF11 | I/O | G2VDD | _ | | D2_MDQ24 | Data | AD14 | I/O | G2VDD | _ | | D2_MDQ25 | Data | AC12 | I/O | G2VDD | _ | | D2_MDQ26 | Data | AC14 | I/O | G2VDD | _ | | D2_MDQ27 | Data | AB14 | I/O | G2VDD | _ | | D2_MDQ28 | Data | AB12 | I/O | G2VDD | _ | | D2_MDQ29 | Data | AD15 | I/O | G2VDD | _ | | D2_MDQ30 | Data | AD12 | I/O | G2VDD | _ | | D2_MDQ31 | Data | AC13 | I/O | G2VDD | _ | | D2_MDM00 | Data Mask | AB8 | 0 | G2VDD | _ | | D2_MDM01 | Data Mask | AD9 | 0 | G2VDD | _ | | D2_MDM02 | Data Mask | AH12 | 0 | G2VDD | _ | | D2_MDM03 | Data Mask | AB13 | 0 | G2VDD | _ | | D2_MDQS00 | Data Strobe | AG8 | I/O | G2VDD | _ | | D2_MDQS01 | Data Strobe | AE10 | I/O | G2VDD | _ | | D2_MDQS02 | Data Strobe | AG11 | I/O | G2VDD | _ | | D2_MDQS03 | Data Strobe | AE13 | I/O | G2VDD | _ | | D2_MDQS_B00 | Data Strobe | AH8 | I/O | G2VDD | _ | | D2_MDQS_B01 | Data Strobe | AF10 | I/O | G2VDD | _ | | D2_MDQS_B02 | Data Strobe | AH11 | I/O | G2VDD | _ | | D2_MDQS_B03 | Data Strobe | AF13 | I/O | G2VDD | _ | | D2_MBA00 | Bank Select | AC2 | 0 | G2VDD | _ | | D2_MBA01 | Bank Select | AB4 | 0 | G2VDD | _ | | D2_MBA02 | Bank Select | AB3 | 0 | G2VDD | _ | | D2_MA00 | Address | AB6 | 0 | G2VDD | _ | | D2_MA01 | Address | AA5 | 0 | G2VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |------------|------------------------------|---------------|-------------|-----------------|------| | D2_MA02 | Address | AB2 | 0 | G2VDD | _ | | D2_MA03 | Address | AG2 | 0 | G2VDD | _ | | D2_MA04 | Address | AA3 | 0 | G2VDD | _ | | D2_MA05 | Address | AG1 | 0 | G2VDD | _ | | D2_MA06 | Address | AE3 | 0 | G2VDD | _ | | D2_MA07 | Address | AF1 | 0 | G2VDD | _ | | D2_MA08 | Address | AC1 | 0 | G2VDD | _ | | D2_MA09 | Address | AD2 | 0 | G2VDD | _ | | D2_MA10 | Address | AA4 | 0 | G2VDD | _ | | D2_MA11 | Address | AD3 | 0 | G2VDD | _ | | D2_MA12 | Address | AC4 | 0 | G2VDD | _ | | D2_MA13 | Address | AD5 | 0 | G2VDD | _ | | D2_MA14 | Address | AE2 | 0 | G2VDD | _ | | D2_MA15 | Address | AE1 | 0 | G2VDD | _ | | D2_MWE_B | Write Enable | AC6 | 0 | G2VDD | _ | | D2_MRAS_B | Row Address Strobe | AD4 | 0 | G2VDD | _ | | D2_MCAS_B | Column Address Strobe | AC5 | 0 | G2VDD | _ | | D2_MCS_B00 | Chip Select | AA6 | 0 | G2VDD | _ | | D2_MCS_B01 | Chip Select | AA7 | 0 | G2VDD | _ | | D2_MCS_B02 | Chip Select | AF3 | 0 | G2VDD | _ | | D2_MCS_B03 | Chip Select | AF4 | 0 | G2VDD | _ | | D2_MCKE00 | Clock Enable | AH3 | 0 | G2VDD | _ | | D2_MCKE01 | Clock Enable | AH5 | 0 | G2VDD | _ | | D2_MCK00 | Clock | AE5 | 0 | G2VDD | _ | | D2_MCK01 | Clock | AG6 | 0 | G2VDD | _ | | D2_MCK02 | Clock | AE7 | 0 | G2VDD | _ | | D2_MCK_B00 | Clock Complements | AF5 | 0 | G2VDD | _ | | D2_MCK_B01 | Clock Complements | AH6 | 0 | G2VDD | _ | | D2_MCK_B02 | Clock Complements | AF7 | 0 | G2VDD | _ | | D2_MODT00 | On Die Termination | AH2 | 0 | G2VDD | _ | | D2_MODT01 | On Die Termination | AG3 | 0 | G2VDD | _ | | D2_MDIC00 | Driver Impedence Calibration | AE6 | I/O | VSS | 14 | | D2_MDIC01 | Driver Impedence Calibration | AG5 | I/O | G2VDD | 14 | | D2_MECC00 | ECC data | AE14 | I/O | G2VDD | _ | | D2_MECC01 | ECC data | AH14 | I/O | G2VDD | _ | | D2_MECC02 | ECC data | AB15 | I/O | G2VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------|-------------------------|---------------|-------------|-----------------|------| | D2_MECC03 | ECC data | AB16 | I/O | G2VDD | _ | | D2_MECC04 | ECC data | AC16 | I/O | G2VDD | _ | | D2_MECC05 | ECC data | AE15 | I/O | G2VDD | _ | | D2_MECC06 | ECC data | AH16 | I/O | G2VDD | _ | | D2_MECC07 | ECC data | AG14 | I/O | G2VDD | _ | | D2_MDQS08 | ECC Strobe | AH15 | I/O | G2VDD | _ | | D2_MDQS_B08 | ECC Strobe | AG15 | I/O | G2VDD | _ | | D2_MDM08 | ECC Data Mask | AF15 | 0 | G2VDD | _ | | | Ethernet Managemen | nt | | | • | | EC_MDC | Management Data Clock | AA22 | 0 | LVDD | 2 | | EC_MDIO | Management Data In/Out | Y24 | I/O | LVDD | 2 | | | eTSEC 1588 | 1 | l l | | | | TSEC_1588_CLK_IN | 1588 Clock In | AB24 | I | LVDD | | | TSEC_1588_CLK_OUT/<br>CLK_OUT | 1588 Clock Out | AA23 | 0 | LVDD | _ | | TSEC_1588_TRIG_IN1 | 1588 Trigger In | AA26 | I | LVDD | _ | | TSEC_1588_PULSE_OUT1/<br>PPS_OUT | 1588 Pulse Out | AA24 | 0 | LVDD | 2 | | | IFC | | | | j | | IFC_AD00 | IFC Muxed Address,Data | A27 | I/O | BVDD | 18 | | IFC_AD01 | IFC Muxed Address, Data | B28 | I/O | BVDD | 18 | | IFC_AD02 | IFC Muxed Address, Data | C28 | I/O | BVDD | 18 | | IFC_AD03 | IFC Muxed Address, Data | D26 | I/O | BVDD | 18 | | IFC_AD04 | IFC Muxed Address,Data | D27 | I/O | BVDD | 18 | | IFC_AD05 | IFC Muxed Address,Data | D28 | I/O | BVDD | 18 | | IFC_AD06 | IFC Muxed Address,Data | F25 | I/O | BVDD | 2 | | IFC_AD07 | IFC Muxed Address,Data | E26 | I/O | BVDD | 18 | | IFC_AD08/<br>GPIO34 | IFC Muxed Address,Data | E28 | I/O | BVDD | _ | | IFC_AD09/<br>GPIO35 | IFC Muxed Address,Data | F27 | I/O | BVDD | _ | | IFC_AD10/<br>GPIO36 | IFC Muxed Address,Data | F28 | I/O | BVDD | _ | | IFC_AD11/<br>GPIO37/<br>IRQ08 | IFC Muxed Address,Data | G25 | I/O | BVDD | _ | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |---------------------------------|------------------------------------------------------------------------------|---------------|-------------|-----------------|--------------| | IFC_AD12/<br>GPIO38/<br>IRQ09 | IFC Muxed Address, Data | G26 | I/O | BVDD | _ | | IFC_AD13/<br>GPIO39/<br>IRQ07 | IFC Muxed Address,Data | G27 | I/O | BVDD | _ | | IFC_AD14/<br>GPIO40/<br>IRQ06 | IFC Muxed Address,Data | G28 | I/O | BVDD | _ | | IFC_AD15/<br>GPIO41/<br>TIMER02 | IFC Muxed Address,Data | H28 | I/O | BVDD | _ | | IFC_ADDR16/<br>GPO08 | IFC Address | H26 | 0 | BVDD | 2 | | IFC_ADDR17/<br>GPO09 | IFC Address | H25 | 0 | BVDD | 2 | | IFC_ADDR18/<br>GPO10 | IFC Address | H24 | 0 | BVDD | 2 | | IFC_ADDR19/<br>GPO11 | IFC Address | H22 | 0 | BVDD | 2 | | IFC_ADDR20/<br>GPO12 | IFC Address | H21 | 0 | BVDD | 2 | | IFC_ADDR21/<br>GPO13 | IFC Address | J28 | 0 | BVDD | 2 | | IFC_ADDR22/<br>GPO14 | IFC Address | J27 | 0 | BVDD | 18 | | IFC_ADDR23/<br>GPO15 | IFC Address | J25 | 0 | BVDD | 2 | | IFC_ADDR24/<br>GPO16 | IFC Address | J24 | 0 | BVDD | 2 | | IFC_ADDR25/<br>GPO17 | IFC Address | J23 | 0 | BVDD | 2 | | IFC_ADDR26/<br>GPO18 | IFC Address | J22 | 0 | BVDD | 2 | | IFC_AVD/<br>GPO54 | IFC Address Valid | L28 | 0 | BVDD | 2 | | IFC_CS_B00/<br>GPO55 | IFC Chip Select | K21 | 0 | BVDD | _ | | IFC_CS_B01/<br>GPO64 | IFC Chip Select | K28 | 0 | BVDD | _ | | IFC_CS_B02/<br>GPO65 | IFC Chip Select | L24 | 0 | BVDD | <del> </del> | | IFC_WE_B/<br>GPO52 | IFC Write Enable/GPCM Write Byte Select0/<br>Generic ASIC i/f Start of Frame | L26 | 0 | BVDD | 2 | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------|-------------|-----------------|-------| | IFC_CLE/<br>GPO48 | NAND Command Latch Enable/GPCM Write<br>Byte Select1 | L25 | 0 | BVDD | 18 [ | | IFC_OE_B/<br>GPO49 | NOR Output Enable/NAND Read Enable/<br>GPCM Output Enable/Generic ASIC Interface<br>Read-Write Indicator | K23 | 0 | BVDD | 2 | | IFC_WP_B/<br>GPO66 | IFC Write Protect | K26 | 0 | BVDD | 18 | | IFC_RB_B/<br>GPO50 | IFC Read Busy/GPCM External Transreciver/<br>Generic ASIC i/f Ready Indicator | K25 | I | BVDD | -1 | | IFC_BCTL/<br>GPO67 | Data Buffer Control | K22 | 0 | BVDD | 18 [ | | IFC_CLK00/<br>GPO68 | IFC Clock | K27 | 0 | BVDD | -1 | | | eSDHC | l | | | Ī | | SDHC_CLK/<br>SIM_CLK/<br>GPO52 | SDHC Clock | B27 | 0 | BVDD | -1 | | SDHC_CMD/<br>SIM_RST_B/<br>GPIO48 | SDHC Command | C26 | I/O | BVDD | 15 | | SDHC_DATA00/<br>SIM_TRXD/<br>GPIO49 | SDHC Data2 in all modes | D25 | I/O | BVDD | 15 | | SDHC_DATA01/<br>SIM_SVEN/<br>GPIO50 | SDHC Data1 in 4-bit mode | F23 | I/O | BVDD | 15 | | SDHC_DATA02/<br>SIM_PD/<br>GPIO51 | SDHC Data2 in 4-bit mode | F24 | I/O | BVDD | 15 | | SDHC_DATA03/<br>DMA_DDONE_B00/<br>CKSTP1_IN_B/<br>GPIO77 | SDHC Data3 in 1-bit mode<br>SDHC Data3 in 4-bit mode | E25 | I/O | BVDD | 15,16 | | SDHC_WP/<br>DMA_DREQ_B00/<br>CKSTP0_IN_B/<br>GPIO78 | SDHC Write Protect Detect | G23 | I | BVDD | -1 | | SDHC_CD/<br>DMA_DACK_B00/<br>MCP1_B/<br>GPIO79/<br>IRQ10 | SDHC Card Detect | C25 | ı | BVDD | -1 | | | USIM | I | <u> </u> | | Ī | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|--------------------|---------------|-------------|-----------------|------| | SDHC_CLK/<br>SIM_CLK/<br>GPO52 | SIM Clock | B27 | 0 | BVDD | -1 | | SDHC_CMD/<br>SIM_RST_B/<br>GPIO48 | SIM Reset | C26 | 0 | BVDD | 17 | | SDHC_DATA00/<br>SIM_TRXD/<br>GPIO49 | SIM TX RX Data | D25 | I/O | BVDD | 15 [ | | SDHC_DATA01/<br>SIM_SVEN/<br>GPIO50 | SIM Enable | F23 | 0 | BVDD | 17 | | SDHC_DATA02/<br>SIM_PD/<br>GPIO51 | SIM Card Detect | F24 | I | BVDD | 17 [ | | | USIM over SPI | 1 | 1 | | ı | | SPI1_CLK/<br>SIM_CLK | SIM Clock | M27 | 0 | CVDD | -1 | | SPI1_MISO/<br>UART_CTS_B03/<br>SIM_RST_B/<br>GPIO55 | SIM Reset | M22 | 0 | CVDD | 17 | | SPI1_CS0_B/<br>UART_RTS_B03/<br>SIM_TRXD | SIM TX RX Data | M28 | I/O | CVDD | 15 [ | | SPI1_MOSI/<br>UART_SIN03/<br>SIM_SVEN/<br>GPI054 | SIM Enable | L22 | 0 | CVDD | 17 | | UART_CTS_B00/<br>SIM_PD/<br>TIMER04/<br>GPIO42/<br>IRQ04 | SIM Card Detect | AB27 | I | OVDD | 17 | | | USB | | | | | | USB_CLK/<br>UART_SIN02/<br>GPIO69/<br>IRQ11/<br>TIMER03 | ULPI Clock | R24 | I | CVDD | -1 | | USB_D07/<br>UART_SOUT02/<br>GPIO70 | ULPI Data | P28 | I/O | CVDD | _ | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------------------------------------|---------------------------------|---------------|-------------|-----------------|------| | USB_D06/<br>UART_CTS_B02/<br>GPIO62 | ULPI Data | P25 | I/O | CVDD | _ | | USB_D05/<br>UART_RTS_B02/<br>GPIO63 | ULPI Data | R22 | I/O | CVDD | _ | | USB_D04/<br>GPIO00/<br>IRQ00 | ULPI Data | P26 | I/O | CVDD | _ | | USB_D03/<br>GPIO01/<br>IRQ01 | ULPI Data | N25 | I/O | CVDD | _ | | USB_D02/<br>IIC2_SDA/<br>GPIO71 | ULPI Data | N26 | I/O | CVDD | _ | | USB_D01/<br>IIC2_SCL/<br>GPIO72 | ULPI Data | N27 | I/O | CVDD | _ | | USB_D00/<br>IRQ02/<br>GPIO53 | ULPI Data | N28 | I/O | CVDD | _ | | USB_STP/<br>IRQ_OUT_B/<br>GPO73 | ULPI Stop | R25 | 0 | CVDD | _ | | USB_DIR/<br>GPIO02/<br>TIMER01/<br>MCP0_B | ULPI Data Direction | P24 | I | CVDD | -1 | | USB_NXT/<br>GPI003/<br>IRQ03/<br>TRIG_IN | ULPI Next Data Throttle Control | R23 | I | CVDD | -1 | | | USB over ANT2 | | | | I | | ANT2_DIO009/<br>USB_CLK/<br>GPIO59 | ULPI Clock | F4 | I | X2VDD | — I | | ANT2_DIO007/<br>USB_D07/<br>GPIO32 | ULPI Data | G3 | I/O | X2VDD | _ | | ANT2_DIO006/<br>USB_D06/<br>GPIO31 | ULPI Data | F1 | I/O | X2VDD | _ | | ANT2_DIO005/<br>USB_D05/<br>GPIO30 | ULPI Data | G5 | I/O | X2VDD | _ | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------------|---------------------------------|---------------|-------------|-----------------|------| | ANT2_DIO004/<br>USB_D04/<br>GPIO29 | ULPI Data | E5 | I/O | X2VDD | _ | | ANT2_DIO003/<br>USB_D03/<br>GPIO28 | ULPI Data | J5 | I/O | X2VDD | _ | | ANT2_DIO002/<br>USB_D02/<br>GPIO27 | ULPI Data | J6 | I/O | X2VDD | _ | | ANT2_DIO001/<br>USB_D01/<br>GPIO26 | ULPI Data | E1 | I/O | X2VDD | _ | | ANT2_DIO000/<br>USB_D00/<br>GPIO25 | ULPI Data | E2 | I/O | X2VDD | _ | | ANT2_ENABLE/<br>USB_STP | ULPI Stop | J1 | 0 | X2VDD | _ | | ANT2_DIO008/<br>USB_DIR/<br>GPIO33 | ULPI Data Direction | F2 | I | X2VDD | -1 | | ANT2_DIO010/<br>USB_NXT/<br>GPIO60 | ULPI Next Data Throttle Control | F5 | ı | X2VDD | -1 | | | DUART | • | | | Ī | | UART_SOUT00 | UART0 Transmit Data | Y25 | 0 | OVDD | 2 | | UART_SIN00 | UART0 Receive Data | Y22 | I | OVDD | _ | | UART_CTS_B00/<br>SIM_PD/<br>TIMER04/<br>GPIO42/<br>IRQ04 | UART0 Clear to Send | AB27 | I | OVDD | -1 | | UART_RTS_B00/<br>PPS_LED/<br>GPO43 | UART0 Ready to Send | AB26 | 0 | OVDD | 2 | | UART_SOUT01/<br>GPO56 | UART1 Transmit Data | W23 | 0 | OVDD | 2 | | UART_SIN01/<br>GPIO57 | UART1 Receive Data | Y28 | I | OVDD | _ | | UART_CTS_B01/<br>SYS_DMA_REQ/<br>SRESET_B/<br>GPIO44/<br>IRQ05 | UART1 Clear to Send | W22 | I | OVDD | -1 | # Table 1. BSC9132 Pinout Listing (continued) | | | | <del> </del> | | 1 | |---------------------------------------------------------|------------------------------|------------------------------------------------|--------------|-----------------|------| | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | | UART_RTS_B01/<br>SYS_DMA_DONE/<br>GPO45/<br>ANT4_AGC | UART1 Ready to Send | Y27 | 0 | OVDD | 2 | | | UART2 over USE | 3 | | | ı | | USB_D07/<br>UART_SOUT02/<br>GPIO70 | UART2 Transmit Data | P28 | 0 | CVDD | -1 | | USB_CLK/<br>UART_SIN02/<br>GPIO69/<br>IRQ11/<br>TIMER03 | UART2 Receive Data | R24 | I | CVDD | -1 | | USB_D06/<br>UART_CTS_B02/<br>GPIO62 | UART2 Clear to Send | P25 | I | CVDD | - 1 | | USB_D05/<br>UART_RTS_B02/<br>GPIO63 | UART2 Ready to Send | R22 | 0 | CVDD | -1 | | | UART3 over SPI | l | | | J | | SPI1_CS1_B/<br>UART_SOUT03/<br>GPO74 | UART3 Transmit Data | M24 | 0 | CVDD | -1 | | SPI1_MOSI/<br>UART_SIN03/<br>SIM_SVEN/<br>GPI054 | UART3 Receive Data | L22 | I | CVDD | -1 | | SPI1_MISO/<br>UART_CTS_B03/<br>SIM_RST_B/<br>GPIO55 | UART3 Clear to Send | M22 | I | CVDD | -1 | | SPI1_CS0_B/<br>UART_RTS_B03/<br>SIM_TRXD | UART3 Ready to Send | M28 | 0 | CVDD | -1 | | | SPI1 | <u>, </u> | | | Ī | | SPI1_MOSI/<br>UART_SIN03/<br>SIM_SVEN/<br>GPIO54 | SPI Master Out Slave In Data | L22 | I/O | CVDD | -1 | | SPI1_MISO/<br>UART_CTS_B03/<br>SIM_RST_B/<br>GPIO55 | SPI Master In Slave Out Data | M22 | I | CVDD | -1 | | SPI1_CLK/<br>SIM_CLK | SPI Serial Clock | M27 | 0 | CVDD | _ | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |------------------------------------------|------------------------------|---------------|-------------|-----------------|----------| | SPI1_CS0_B/<br>UART_RTS_B03/<br>SIM_TRXD | SPI Slave Select | M28 | 0 | CVDD | - 1 | | SPI1_CS1_B/<br>UART_SOUT03/<br>GPO74 | SPI Slave Select | M24 | 0 | CVDD | _ | | SPI1_CS2_B/<br>CKSTP0_OUT_B/<br>GPO75 | SPI Slave Select | M25 | 0 | CVDD | _ | | SPI1_CS3_B/<br>CKSTP1_OUT_B/<br>GPO76 | SPI Slave Select | M23 | 0 | CVDD | _ | | | SPI2 for RF Interface ( | Control | | | I | | SPI2_CLK | SPI Serial Clock | E6 | 0 | X2VDD | | | SPI2_MOSI | SPI Master Out Slave In Data | E7 | I/O | X2VDD | 2 | | SPI2_MISO | SPI Master In Slave Out Data | A6 | I | X2VDD | <u> </u> | | SPI2_CS0_B | SPI Slave Select | B7 | 0 | X2VDD | <u> </u> | | SPI2_CS1_B | SPI Slave Select | A7 | 0 | X2VDD | _ | | SPI2_CS2_B/<br>GPO93 | SPI Slave Select | A8 | 0 | X2VDD | _ | | SPI2_CS3_B/<br>GPO94 | SPI Slave Select | D6 | 0 | X2VDD | _ | | | l <sup>2</sup> C1 | | | | | | IIC1_SDA/<br>GPIO46 | Serial Data | V25 | I/O | OVDD | 5 | | IIC1_SCL/<br>GPIO47 | Serial Clock | V24 | I/O | OVDD | 5 | | | l <sup>2</sup> C2 | | | | Ī | | USB_D02/<br>IIC2_SDA/<br>GPIO71 | Serial Data | N26 | I/O | CVDD | 5 | | USB_D01/<br>IIC2_SCL/<br>GPIO72 | Serial Clock | N27 | I/O | CVDD | 5 | | | TDM1 over RF2 | · | • | | Ī | | ANT2_DIO100/<br>TDM1_TCK | TDM1 Clock | H1 | I/O | X2VDD | -1 | | ANT2_DIO101/<br>TDM1_TFS | TDM1 Transmit Frame Sync | K5 | I/O | X2VDD | -1 | | ANT2_DIO103/<br>TDM1_TXD | TDM1 Transmit Data | L5 | I/O | X2VDD | -1 | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------------------------------------|--------------------------|---------------|-------------|-----------------|------| | ANT2_DIO104/<br>TDM1_RCK/<br>GPIO92 | TDM1 Receive Clock | K4 | I/O | X2VDD | -1 | | ANT2_DIO105/<br>TDM1_RFS/<br>TIMER08 | TDM1 Receive Frame Sync | K7 | I/O | X2VDD | -1 | | ANT2_DIO102/<br>TDM1_RXD | TDM1 Receive Data | J7 | I/O | X2VDD | -1 | | | TDM2 over RF3 | | | | | | ANT3_RX_CLK/<br>TDM2_TCK/<br>GPI004 | TDM2 Clock | D1 | I/O | X2VDD | -1 | | ANT3_DIO007/<br>TDM2_TFS | TDM2 Transmit Frame Sync | B3 | I/O | X2VDD | -1 | | ANT3_DIO011/<br>TDM2_TXD | TDM2 Transmit Data | B1 | I/O | X2VDD | -1 | | ANT3_DIO008/<br>TDM2_RCK/<br>CKSTP0_OUT_B | TDM2 Receive Clock | A2 | I/O | X2VDD | -1 | | ANT3_DIO009/<br>TDM2_RFS/<br>CKSTP1_OUT_B | TDM2 Receive Frame Sync | СЗ | I/O | X2VDD | -1 | | ANT3_DIO010/<br>TDM2_RXD | TDM2 Receive Data | D4 | I/O | X2VDD | -1 | | | SerDes | <u> </u> | • | | • | | SD_TX03 | Tx Data out | AE19 | 0 | XPADVDD | _ | | SD_TX02 | Tx Data out | AE21 | 0 | XPADVDD | | | SD_TX01 | Tx Data out | AE23 | 0 | XPADVDD | _ | | SD_TX00 | Tx Data out | AE25 | 0 | XPADVDD | _ | | SD_TX_B03 | Tx Data out, inverted | AF19 | 0 | XPADVDD | _ | | SD_TX_B02 | Tx Data out, inverted | AF21 | 0 | XPADVDD | _ | | SD_TX_B01 | Tx Data out, inverted | AF23 | 0 | XPADVDD | _ | | SD_TX_B00 | Tx Data out, inverted | AF25 | 0 | XPADVDD | _ | | SD_RX03 | Rx Data in | AG18 | I | XCOREVDD | _ | | SD_RX02 | Rx Data in | AG20 | I | XCOREVDD | _ | | SD_RX01 | Rx Data in | AG22 | ı | XCOREVDD | _ | | SD_RX00 | Rx Data in | AG24 | ı | XCOREVDD | _ | | SD_RX_B03 | Rx Data in, Inverted | AH18 | I | XCOREVDD | _ | | SD_RX_B02 | Rx Data in, Inverted | AH20 | I | XCOREVDD | _ | | SD_RX_B01 | Rx Data in, Inverted | AH22 | I | XCOREVDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-----------------------------------------------|------------------------------------|---------------|-------------|-----------------|----------| | SD_RX_B00 | Rx Data in, Inverted | AH24 | I | XCOREVDD | _ | | SD_REF_CLK1 | Reference clock | AG26 | I | XCOREVDD | _ | | SD_REF_CLK1_B | Reference clock, Inverted | AH26 | I | XCOREVDD | — I | | SD_REF_CLK2 | Reference clock | AE17 | I | XCOREVDD | _ | | SD_REF_CLK2_B | Reference clock, Inverted | AF17 | I | XCOREVDD | -1 | | SD_IMP_CAL_TX | Transmitter impedance calibration | AD18 | I | XPADVDD | 6 | | SD_IMP_CAL_RX | Receiver impedance calibration | AD22 | I | XCOREVDD | 6 | | SD_PLL1_TPA | PLL test point analog | AB20 | 0 | SD1AVDD | _ | | SD_PLL1_TPD | PLL test point digital | AC21 | 0 | XPADVDD | _ | | SD_PLL2_TPA | PLL test point analog | AB18 | 0 | SD2AVDD | _ | | SD_PLL2_TPD | PLL test point digital | AC19 | 0 | XPADVDD | _ | | | CPRI Signals | | l | | | | ANT3_DIO000/<br>CP_SYNC1 | CPRI Sync | B6 | I/O | X2VDD | <u> </u> | | ANT3_DIO001/<br>CP_SYNC2 | CPRI Sync | A5 | I/O | X2VDD | -1 | | ANT3_DIO002/<br>CP_LOS1 | CPRI LOS | B5 | I | X2VDD | -1 | | ANT3_DIO003/<br>CP_LOS2 | CPRI LOS | A4 | I | X2VDD | -1 | | ANT3_DIO004/<br>CP_TX_INT_B | CPRI Transmit Interrupt | C4 | 0 | X2VDD | -1 | | ANT3_DIO006/<br>CP_RX_INT_B | CPRI Receive Interrupt | А3 | 0 | X2VDD | -1 | | ANT3_DIO005/<br>CP_RCLK | CPRI Recovered Clock | C5 | 0 | X2VDD | -1 | | | RF Interface 1 | | | | | | ANT1_REF_CLK | Parallel Interface Reference Clock | N1 | I | X1VDD | _ | | ANT1_AGC/<br>GPO58 | AGC Control | R3 | 0 | X1VDD | 2 | | ANT1_TX_CLK/<br>TSEC_1588_ALARM_OUT2 | Transmit Clock | P5 | 0 | X1VDD | _ | | ANT1_RX_CLK/<br>TSEC_1588_TRIG_IN2/<br>GPIO95 | Receive Clock | P2 | I | X1VDD | -1 | | ANT1_TXNRX/<br>TSEC_1588_PULSE_OUT2/<br>GPO19 | TX_RX Control | P3 | 0 | X1VDD | _ | | ANT1_ENABLE/<br>TSEC_1588_ALARM_OUT1 | Antenna Enable | P1 | 0 | X1VDD | _ | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------|--------------------|---------------|-------------|-----------------|-------| | ANT1_TX_FRAME/<br>GPO20 | Transmit Frame | R4 | 0 | X1VDD | 4, 13 | | ANT1_RX_FRAME/<br>GPIO80 | Receive Frame | R2 | I | X1VDD | -1 | | ANT1_DIO000 | Data | L7 | I/O | X1VDD | 2 | | ANT1_DIO001 | Data | N7 | I/O | X1VDD | 2, 4 | | ANT1_DIO002 | Data | P7 | I/O | X1VDD | 2 | | ANT1_DIO003 | Data | N5 | I/O | X1VDD | 2 | | ANT1_DIO004 | Data | M7 | I/O | X1VDD | I | | ANT1_DIO005 | Data | M6 | I/O | X1VDD | I | | ANT1_DIO006 | Data | N6 | I/O | X1VDD | 2 | | ANT1_DIO007 | Data | M3 | I/O | X1VDD | 2 | | ANT1_DIO008 | Data | M2 | I/O | X1VDD | 2 | | ANT1_DIO009 | Data | M5 | I/O | X1VDD | 2 | | ANT1_DIO010 | Data | M1 | I/O | X1VDD | 2 | | ANT1_DIO011 | Data | N3 | I/O | X1VDD | 2 | | <b>ANT1_DIO100</b> /<br>GPIO81 | Data | P4 | I | X1VDD | -1 | | ANT1_DIO101/<br>GPIO82 | Data | R1 | I | X1VDD | -1 | | <b>ANT1_DIO102</b> /<br>GPIO83 | Data | R5 | I | X1VDD | -1 | | <b>ANT1_DIO103</b> /<br>GPIO84 | Data | R7 | I | X1VDD | -1 | | <b>ANT1_DIO104</b> /<br>GPIO85 | Data | T1 | I | X1VDD | -1 | | <b>ANT1_DIO105</b> /<br>GPIO86 | Data | ТЗ | I | X1VDD | -1 | | ANT1_DIO106/<br>GPIO87/<br>IRQ10 | Data | T5 | I | X1VDD | -1 | | ANT1_DIO107/<br>GPIO88/<br>IRQ11 | Data | Т6 | I | X1VDD | -1 | | ANT1_DIO108/<br>GPIO21/<br>IRQ08 | Data | T7 | I | X1VDD | -1 | | ANT1_DIO109/<br>GPIO22/<br>IRQ09 | Data | U1 | I | X1VDD | -1 | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------------------------------------------|------------------------------------|---------------|-------------|-----------------|-------| | ANT1_DIO110/<br>TIMER06/<br>GPIO23 | Data | U2 | I | X1VDD | -1 | | ANT1_DIO111/<br>TIMER07/<br>GPIO24 | Data | U3 | I | X1VDD | -1 | | | RF Interface 2 | | | | ı | | ANT2_REF_CLK/<br>ANT3_AGC | Parallel Interface Reference Clock | K1 | I | X2VDD | - 1 | | ANT2_AGC/<br>GPO89 | AGC Control | G1 | 0 | X2VDD | 2 | | ANT2_TX_CLK/<br>GPO90 | Transmit Clock | H5 | 0 | X2VDD | _ | | ANT2_RX_CLK/<br>GPIO91 | Receive Clock | J3 | I | X2VDD | -1 | | ANT2_TXNRX/<br>DMA_DACK_B00 | TX_RX Control | H2 | 0 | X2VDD | _ | | ANT2_ENABLE/<br>USB_STP | Antenna Enable | J1 | 0 | X2VDD | _ | | ANT2_TX_FRAME/<br>DMA_DDONE_B00 | Transmit Frame | G4 | 0 | X2VDD | 4, 13 | | ANT2_RX_FRAME/<br>DMA_DREQ_B00 | Receive Frame | H3 | I | X2VDD | _ | | ANT2_DIO000/<br>USB_D00/<br>GPIO25 | Data | E2 | I/O | X2VDD | _ | | <b>ANT2_DIO001</b> /<br>USB_D01/<br>GPIO26 | Data | E1 | I/O | X2VDD | _ | | <b>ANT2_DIO002</b> /<br>USB_D02/<br>GPIO27 | Data | J6 | I/O | X2VDD | _ | | ANT2_DIO003/<br>USB_D03/<br>GPIO28 | Data | J5 | I/O | X2VDD | _ | | <b>ANT2_DIO004</b> /<br>USB_D04/<br>GPIO29 | Data | E5 | I/O | X2VDD | _ | | ANT2_DIO005/<br>USB_D05/<br>GPIO30 | Data | G5 | I/O | X2VDD | _ | | ANT2_DIO006/<br>USB_D06/<br>GPIO31 | Data | F1 | I/O | X2VDD | _ | # Table 1. BSC9132 Pinout Listing (continued) | ANT2 DIO007/ USB D07/ GPI032 | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-----------------------------------------|-------------|--------------------|---------------|-------------|-----------------|------------| | USB DIR' GPI039 | USB_D07/ | Data | G3 | I/O | X2VDD | _ | | USB_CLK/ GPIO59 | USB_DIR/ | Data | F2 | I/O | X2VDD | _ | | USB_NXT/ GPIO60 | USB_CLK/ | Data | F4 | I/O | X2VDD | _ | | GPIO61 | USB_NXT/ | Data | F5 | I/O | X2VDD | _ | | TDM1_TCK | | Data | F3 | I/O | X2VDD | _ | | TDM1_TFS | | Data | H1 | 1 | X2VDD | - 1 | | TDM1_RXD | | Data | K5 | I | X2VDD | -1 | | TDM1_TXD | | Data | J7 | I | X2VDD | -1 | | TDM1_RCK/ GPI092 | | Data | L5 | I | X2VDD | -1 | | TDM1_RFS/ TIMER08 | TDM1_RCK/ | Data | K4 | I | X2VDD | -1 | | IRQ04 | TDM1_RFS/ | Data | K7 | I | X2VDD | -1 | | IRQ05 | | Data | L4 | 1 | X2VDD | -1 | | IRQ06 | | Data | КЗ | I | X2VDD | <u> </u> | | IRQ07 | _ | Data | L2 | I | X2VDD | -1 | | ANT2_DIO111 Data L1 I X2VDD — | | Data | J2 | I | X2VDD | -1 | | ANT2_DIO111 Data L1 I X2VDD — | ANT2_DIO110 | Data | L3 | I | X2VDD | <u> </u> | | ANT2_REF_CLK/ AGC K1 O X2VDD — ANT3_AGC | ANT2_DIO111 | Data | L1 | I | X2VDD | 1 – i | | ANT3_AGC | | RF Interface 3 | I | 1 | | <u> </u> | | ANT3_TX_CLK Transmit Clock D3 O X2VDD — | | AGC | K1 | 0 | X2VDD | <b>— I</b> | | | ANT3_TX_CLK | Transmit Clock | D3 | 0 | X2VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |------------------------------------------------------|--------------------|---------------|-------------|-----------------|-------| | ANT3_RX_CLK/<br>TDM2_TCK/<br>GPI004 | Receive Clock | D1 | I | X2VDD | -1 | | ANT3_TXNRX | TX_RX Control | C1 | 0 | X2VDD | -1 | | ANT3_ENABLE | Antenna Enable | D5 | 0 | X2VDD | -1 | | ANT3_TX_FRAME | Transmit Frame | E3 | 0 | X2VDD | 2 | | ANT3_RX_FRAME/<br>GPIO05 | Receive Frame | C2 | I | X2VDD | -1 | | ANT3_DIO000/<br>CP_SYNC1 | Data | B6 | I/O | X2VDD | _ | | ANT3_DIO001/<br>CP_SYNC2 | Data | A5 | I/O | X2VDD | 4, 13 | | ANT3_DIO002/<br>CP_LOS1 | Data | B5 | I/O | X2VDD | 4, 13 | | ANT3_DIO003/<br>CP_LOS2 | Data | A4 | I/O | X2VDD | 4, 13 | | ANT3_DIO004/<br>CP_TX_INT_B | Data | C4 | I/O | X2VDD | 4, 13 | | ANT3_DIO005/<br>CP_RCLK | Data | C5 | I/O | X2VDD | 4, 13 | | ANT3_DIO006/<br>CP_RX_INT_B | Data | А3 | I/O | X2VDD | 4, 13 | | ANT3_DIO007/<br>TDM2_TFS | Data | В3 | I/O | X2VDD | _ | | ANT3_DIO008/<br>TDM2_RCK/<br>CKSTP0_OUT_B | Data | A2 | I/O | X2VDD | _ | | ANT3_DIO009/<br>TDM2_RFS/<br>CKSTP1_OUT_B | Data | C3 | I/O | X2VDD | 4, 13 | | ANT3_DIO010/<br>TDM2_RXD | Data | D4 | I/O | X2VDD | 4, 13 | | ANT3_DIO011/<br>TDM2_TXD | Data | B1 | I/O | X2VDD | _ | | | RF Interface 4 | <u> </u> | <b>.</b> | | Ī | | UART_RTS_B01/<br>SYS_DMA_DONE/<br>GPO45/<br>ANT4_AGC | AGC | Y27 | 0 | OVDD | -1 | | ANT4_TX_CLK | Transmit Clock | W7 | 0 | X1VDD | _ | | ANT4_RX_CLK/<br>GPIO04/<br>TRIG_IN | Receive Clock | W5 | I | X1VDD | -1 | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------------|------------------------|---------------|-------------|-----------------|------------| | ANT4_TXNRX | TX_RX Control | Y6 | 0 | X1VDD | _ | | ANT4_ENABLE/<br>SYS_DMA_DONE | Antenna Enable | Y2 | 0 | X1VDD | _ | | ANT4_TX_FRAME/<br>GPO06 | Transmit Frame | Y3 | 0 | X1VDD | 2 | | ANT4_RX_FRAME/<br>GPIO05 | Receive Frame | Y5 | I | X1VDD | <b>— I</b> | | ANT4_DIO000/<br>TIMER05 | Data | U5 | I/O | X1VDD | _ | | ANT4_DIO001/<br>SYS_DMA_REQ | Data | U6 | I/O | X1VDD | _ | | ANT4_DIO002/<br>IRQ00 | Data | V1 | I/O | X1VDD | _ | | ANT4_DIO003/<br>IRQ01 | Data | V4 | I/O | X1VDD | _ | | ANT4_DIO004/<br>IRQ02 | Data | V2 | I/O | X1VDD | _ | | ANT4_DIO005/<br>IRQ03 | Data | V3 | I/O | X1VDD | _ | | ANT4_DIO006/<br>IRQ_OUT_B | Data | U7 | I/O | X1VDD | _ | | ANT4_DIO007/<br>MCP1_B | Data | V5 | I/O | X1VDD | _ | | ANT4_DIO008/<br>MCP0_B | Data | V7 | I/O | X1VDD | _ | | ANT4_DIO009/<br>CKSTP0_IN_B | Data | W1 | I/O | X1VDD | _ | | ANT4_DIO010/<br>CKSTP1_IN_B | Data | W3 | I/O | X1VDD | _ | | ANT4_DIO011/<br>SRESET_B | Data | W4 | I/O | X1VDD | _ | | | System Control/Power M | lanagement | | | | | HRESET_REQ_B | Hard Reset Request Out | T27 | 0 | OVDD | 4 | | UART_CTS_B01/<br>SYS_DMA_REQ/<br>SRESET_B/<br>GPIO44/<br>IRQ05 | Soft Reset over UART | W22 | I | OVDD | -1 | | ANT4_DIO011/<br>SRESET_B | Soft Reset over RF 4 | W4 | I | X1VDD | <u> </u> | | SPI1_CS2_B/<br>CKSTP0_OUT_B/<br>GPO75 | Checkstop Out | M25 | 0 | CVDD | -1 | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |---------------------------------------|---------------------------|---------------|-------------|-----------------|------| | SPI1_CS3_B/<br>CKSTP1_OUT_B/<br>GPO76 | Checkstop Out | M23 | 0 | CVDD | -1 | | READY/<br>ASLEEP/<br>READY_P1 | Ready/Trigger Out/Asleep | U21 | 0 | OVDD | 2 | | UDE_B0 | Unconditional Debug Event | T21 | I | OVDD | _ | | UDE_B1 | Unconditional Debug Event | T22 | I | OVDD | _ | | EE0 | DSP Debug Request | T26 | I | OVDD | _ | | EE1 | DSP Debug Acknowledge | T25 | 0 | OVDD | 2 | | TMP_DETECT | Tamper Detect | T23 | I | OVDD | _ | | UART_RTS_B00/<br>PPS_LED/<br>GPO43 | UART0 Ready to Send | AB26 | 0 | OVDD | _ | | | Clocking | | | | | | SYSCLK | System Clock | AE28 | I | OVDD | _ | | D1_DDRCLK | DDR PLL Reference Clock | V28 | I | OVDD | _ | | D2_DDRCLK | DDR PLL Reference Clock | AC28 | I | OVDD | _ | | RTC | Real Time Clock | AG28 | I | OVDD | _ | | DSP_CLKIN | DSP PLL Reference Clock | W26 | I | OVDD | _ | | TSEC_1588_PULSE_OUT1/<br>PPS_OUT | PPS Pulse Out | AA24 | 0 | LVDD | 2 | | | I/O Voltage Select | • | | | | | BVDD_VSEL00 | BVDD Voltage Selection | AB23 | I | OVDD | _ | | BVDD_VSEL01 | BVDD Voltage Selection | AA27 | I | OVDD | _ | | CVDD_VSEL | CVDD Voltage Selection | W25 | I | OVDD | _ | | LVDD_VSEL | LVDD Voltage Selection | AD26 | I | OVDD | _ | | XVDD1_VSEL | XVDD 1 Voltage Selection | AC27 | I | OVDD | _ | | XVDD2_VSEL | XVDD 2 Voltage Selection | AD28 | I | OVDD | _ | | | Test | | • | | - | | SCAN_MODE_B | Scan Mode | R28 | I | OVDD | 1 | | CFG_0_JTAG_MODE | JTAG mode selection 0 | U22 | ı | OVDD | 10 | | CFG_1_JTAG_MODE | JTAG mode selection 1 | V22 | ı | OVDD | 10 | | TEST_SEL_B | Test Select | U28 | I | OVDD | 11 | | | JTAG (Power Architecture | ) | 1 | | 1 | | тск | Test Clock | V23 | ı | OVDD | | | TDI | Test Data In | U26 | I | OVDD | 3 | | | I. | | <u> </u> | | | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|---------------------------|---------------|-------------|-----------------|------| | TDO | Test Data Out | U25 | 0 | OVDD | _ | | TMS | Test Mode Select | U24 | I | OVDD | 3 | | TRST_B | Test Reset | T28 | I | OVDD | 3 | | | JTAG (DSP) | • | | | | | DSP_TCK | Test Clock | AA28 | I | OVDD | — I | | DSP_TDI | Test Data In | AC25 | I | OVDD | 3 | | DSP_TDO | Test Data Out | AC24 | 0 | OVDD | _ | | DSP_TMS | Test Mode Select | AC26 | I | OVDD | 3 | | DSP_TRST_B | Test Reset | AB25 | I | OVDD | 3 | | | Analog | <u>'</u> | | | • | | D1_MVREF | DDR Reference Voltage | J17 | I | G1VDD | _ | | D2_MVREF | DDR Reference Voltage | Y12 | I | G2VDD | _ | | TEMP_ANODE | Temperature Diode Anode | V27 | 1 | _ | 9 | | TEMP_CATHODE | Temperature Diode Cathode | W27 | 1 | _ | 9 | | SENSEVDD | VDD Sensing Pin—MAPLE | J13 | I | _ | _ | | SENSEVDDC | VDD Sensing Pin | L20 | I | _ | _ | | SENSEVSS | GND Sensing Pin | R20 | I | <del>_</del> | _ | | | Timers | · | | | | | USB_DIR/<br>GPIO02/<br>TIMER01/<br>MCP0_B | Timer 1 | P24 | I/O | CVDD | -1 | | IFC_AD15/<br>GPIO41/<br>TIMER02 | Timer 2 | H28 | I/O | BVDD | -1 | | USB_CLK/<br>UART_SIN02/<br>GPIO69/<br>IRQ11/<br>TIMER03 | Timer 3 | R24 | I/O | CVDD | -1 | | UART_CTS_B00/<br>SIM_PD/<br>TIMER04/<br>GPIO42/<br>IRQ04 | Timer 4 | AB27 | I/O | OVDD | -1 | | ANT4_DIO000/<br>TIMER05 | Timer 5 | U5 | I/O | X1VDD | -1 | | ANT1_DIO110/<br>TIMER06/<br>GPIO23 | Timer 6 | U2 | I/O | X1VDD | -1 | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------------|--------------------|---------------|-------------|-----------------|----------| | ANT1_DIO111/<br>TIMER07/<br>GPIO24 | Timer 7 | U3 | I/O | X1VDD | - 1 | | ANT2_DIO105/<br>TDM1_RFS/<br>TIMER08 | Timer 8 | K7 | I/O | X2VDD | -1 | | | OCeaN DM | A | | | I | | SDHC_DATA03/<br>DMA_DDONE_B00/<br>CKSTP1_IN_B/<br>GPIO77 | DMA done | E25 | I/O | BVDD | I | | ANT2_TX_FRAME/<br>DMA_DDONE_B00 | DMA done | G4 | 0 | X2VDD | I | | SDHC_WP/ DMA_DREQ_B00/ CKSTP0_IN_B/ GPIO78 | DMA request | G23 | I | BVDD | -1 | | ANT2_RX_FRAME/<br>DMA_DREQ_B00 | DMA request | H3 | I | X2VDD | - 1 | | SDHC_CD/<br>DMA_DACK_B00/<br>MCP1_B/<br>GPIO79/<br>IRQ10 | DMA acknowledge | C25 | 0 | BVDD | -1 | | ANT2_TXNRX/<br>DMA_DACK_B00 | DMA acknowledge | H2 | 0 | X2VDD | - 1 | | | System DM | Α | | | ľ | | ANT4_ENABLE/<br>SYS_DMA_DONE | System DMA done | Y2 | 0 | X1VDD | _ I | | UART_RTS_B01/<br>SYS_DMA_DONE/<br>GPO45/<br>ANT4_AGC | System DMA done | Y27 | 0 | OVDD | -1 | | UART_CTS_B01/<br>SYS_DMA_REQ/<br>SRESET_B/<br>GPIO44/<br>IRQ05 | System DMA request | W22 | I | OVDD | -1 | | ANT4_DIO001/<br>SYS_DMA_REQ | System DMA request | U6 | I | X1VDD | - 1 | | | Interrupts | , | | | · | | USB_D04/<br>GPI000/<br>IRQ00 | External Interrupt | P26 | I | CVDD | <u> </u> | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------------|--------------------|---------------|-------------|-----------------|------| | ANT4_DIO002/<br>IRQ00 | External Interrupt | V1 | I | X1VDD | -1 | | USB_D03/<br>GPIO01/<br>IRQ01 | External Interrupt | N25 | I | CVDD | - 1 | | ANT4_DIO003/<br>IRQ01 | External Interrupt | V4 | I | X1VDD | - 1 | | USB_D00/<br>IRQ02/<br>GPIO53 | External Interrupt | N28 | I | CVDD | - 1 | | ANT4_DIO004/<br>IRQ02 | External Interrupt | V2 | I | X1VDD | -1 | | USB_NXT/<br>GPIO03/<br>IRQ03/<br>TRIG_IN | External Interrupt | R23 | I | CVDD | -1 | | ANT4_DIO005/<br>IRQ03 | External Interrupt | V3 | I | X1VDD | - 1 | | UART_CTS_B00/<br>SIM_PD/<br>TIMER04/<br>GPIO42/<br>IRQ04 | External Interrupt | AB27 | I | OVDD | -1 | | ANT2_DIO106/<br>IRQ04 | External Interrupt | L4 | I | X2VDD | - 1 | | UART_CTS_B01/<br>SYS_DMA_REQ/<br>SRESET_B/<br>GPIO44/<br>IRQ05 | External Interrupt | W22 | I | OVDD | -1 | | ANT2_DIO107/<br>IRQ05 | External Interrupt | КЗ | I | X2VDD | - 1 | | IFC_AD14/<br>GPIO40/<br>IRQ06 | External Interrupt | G28 | I | BVDD | -1 | | ANT2_DIO108/<br>IRQ06 | External Interrupt | L2 | I | X2VDD | - 1 | | IFC_AD13/<br>GPIO39/<br>IRQ07 | External Interrupt | G27 | I | BVDD | -1 | | ANT2_DIO109/<br>IRQ07 | External Interrupt | J2 | I | X2VDD | - 1 | | IFC_AD11/<br>GPIO37/<br>IRQ08 | External Interrupt | G25 | I | BVDD | -1 | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|---------------------|---------------|-------------|-----------------|------------| | ANT1_DIO108/<br>GPIO21/<br>IRQ08 | External Interrupt | Т7 | I | X1VDD | - 1 | | IFC_AD12/<br>GPIO38/<br>IRQ09 | External Interrupt | G26 | I | BVDD | -1 | | ANT1_DIO109/<br>GPIO22/<br>IRQ09 | External Interrupt | U1 | - | X1VDD | -1 | | SDHC_CD/<br>DMA_DACK_B00/<br>MCP1_B/<br>GPIO79/<br>IRQ10 | External Interrupt | C25 | I | BVDD | -1 | | ANT1_DIO106/<br>GPIO87/<br>IRQ10 | External Interrupt | T5 | I | X1VDD | -1 | | USB_CLK/<br>UART_SIN02/<br>GPIO69/<br>IRQ11/<br>TIMER03 | External Interrupt | R24 | I | CVDD | -1 | | ANT1_DIO107/<br>GPIO88/<br>IRQ11 | External Interrupt | Т6 | ı | X1VDD | -1 | | USB_STP/<br>IRQ_OUT_B/<br>GPO73 | Interrupt Output | R25 | 0 | CVDD | -1 | | ANT4_DIO006/<br>IRQ_OUT_B | Interrupt Output | U7 | 0 | X1VDD | <b>— I</b> | | | GPIO | | | | 1 | | USB_D04/<br>GPIO00/<br>IRQ00 | General Purpose I/O | P26 | I/O | CVDD | - 1 | | USB_D03/<br>GPIO01/<br>IRQ01 | General Purpose I/O | N25 | I/O | CVDD | -1 | | USB_DIR/<br>GPIO02/<br>TIMER01/<br>MCP0_B | General Purpose I/O | P24 | I/O | CVDD | -1 | | USB_NXT/<br>GPIO03/<br>IRQ03/<br>TRIG_IN | General Purpose I/O | R23 | I/O | CVDD | -1 | # Table 1. BSC9132 Pinout Listing (continued) | | | Di- | Dim | Damer | | |-------------------------------------|---------------------|---------------|-------------|-----------------|------| | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | | ANT3_RX_CLK/<br>TDM2_TCK/<br>GPI004 | General Purpose I/O | D1 | I/O | X2VDD | - 1 | | ANT4_RX_FRAME/<br>GPIO05 | General Purpose I/O | Y5 | I/O | X1VDD | -1 | | ANT1_DIO108/<br>GPIO21/<br>IRQ08 | General Purpose I/O | Т7 | I/O | X1VDD | -1 | | ANT1_DIO109/<br>GPIO22/<br>IRQ09 | General Purpose I/O | U1 | I/O | X1VDD | - 1 | | ANT1_DIO110/<br>TIMER06/<br>GPIO23 | General Purpose I/O | U2 | I/O | X1VDD | - 1 | | ANT1_DIO111/<br>TIMER07/<br>GPIO24 | General Purpose I/O | U3 | I/O | X1VDD | -1 | | ANT2_DIO000/<br>USB_D00/<br>GPIO25 | General Purpose I/O | E2 | I/O | X2VDD | -1 | | ANT2_DIO001/<br>USB_D01/<br>GPIO26 | General Purpose I/O | E1 | I/O | X2VDD | -1 | | ANT2_DIO002/<br>USB_D02/<br>GPIO27 | General Purpose I/O | J6 | I/O | X2VDD | -1 | | ANT2_DIO003/<br>USB_D03/<br>GPIO28 | General Purpose I/O | J5 | I/O | X2VDD | -1 | | ANT2_DIO004/<br>USB_D04/<br>GPIO29 | General Purpose I/O | E5 | I/O | X2VDD | -1 | | ANT2_DIO005/<br>USB_D05/<br>GPIO30 | General Purpose I/O | G5 | I/O | X2VDD | -1 | | ANT2_DIO006/<br>USB_D06/<br>GPIO31 | General Purpose I/O | F1 | I/O | X2VDD | -1 | | ANT2_DIO007/<br>USB_D07/<br>GPIO32 | General Purpose I/O | G3 | I/O | X2VDD | -1 | | ANT2_DIO008/<br>USB_DIR/<br>GPIO33 | General Purpose I/O | F2 | I/O | X2VDD | -1 | | IFC_AD08/<br>GPIO34 | General Purpose I/O | E28 | I/O | BVDD | -1 | | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------------|---------------------|---------------|-------------|-----------------|------| | IFC_AD09/<br>GPIO35 | General Purpose I/O | F27 | I/O | BVDD | -1 | | IFC_AD10/<br>GPIO36 | General Purpose I/O | F28 | I/O | BVDD | -1 | | IFC_AD11/<br>GPIO37/<br>IRQ08 | General Purpose I/O | G25 | I/O | BVDD | -1 | | IFC_AD12/<br>GPIO38/<br>IRQ09 | General Purpose I/O | G26 | I/O | BVDD | -1 | | IFC_AD13/<br>GPIO39/<br>IRQ07 | General Purpose I/O | G27 | I/O | BVDD | -1 | | IFC_AD14/<br>GPIO40/<br>IRQ06 | General Purpose I/O | G28 | I/O | BVDD | -1 | | IFC_AD15/<br>GPIO41/<br>TIMER02 | General Purpose I/O | H28 | I/O | BVDD | -1 | | UART_CTS_B00/<br>SIM_PD/<br>TIMER04/<br>GPIO42/<br>IRQ04 | General Purpose I/O | AB27 | I/O | OVDD | -1 | | UART_CTS_B01/<br>SYS_DMA_REQ/<br>SRESET_B/<br>GPIO44/<br>IRQ05 | General Purpose I/O | W22 | I/O | OVDD | -1 | | IIC1_SDA/<br>GPIO46 | General Purpose I/O | V25 | I/O | OVDD | -1 | | IIC1_SCL/<br>GPIO47 | General Purpose I/O | V24 | I/O | OVDD | -1 | | SDHC_CMD/<br>SIM_RST_B/<br>GPIO48 | General Purpose I/O | C26 | I/O | BVDD | -1 | | SDHC_DATA00/<br>SIM_TRXD/<br>GPIO49 | General Purpose I/O | D25 | I/O | BVDD | -1 | | SDHC_DATA01/<br>SIM_SVEN/<br>GPIO50 | General Purpose I/O | F23 | I/O | BVDD | -1 | | SDHC_DATA02/<br>SIM_PD/<br>GPI051 | General Purpose I/O | F24 | I/O | BVDD | -1 | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|---------------------|---------------|-------------|-----------------|------| | USB_D00/<br>IRQ02/<br>GPI053 | General Purpose I/O | N28 | I/O | CVDD | -1 | | SPI1_MOSI/<br>UART_SIN03/<br>SIM_SVEN/<br>GPI054 | General Purpose I/O | L22 | I/O | CVDD | -1 | | SPI1_MISO/<br>UART_CTS_B03/<br>SIM_RST_B/<br>GPI055 | General Purpose I/O | M22 | I/O | CVDD | -1 | | UART_SIN01/<br>GPI057 | General Purpose I/O | Y28 | I/O | OVDD | - 1 | | ANT2_DIO009/<br>USB_CLK/<br>GPI059 | General Purpose I/O | F4 | I/O | X2VDD | -1 | | ANT2_DIO010/<br>USB_NXT/<br>GPIO60 | General Purpose I/O | F5 | I/O | X2VDD | -1 | | ANT2_DIO011/<br>GPI061 | General Purpose I/O | F3 | I/O | X2VDD | - 1 | | USB_D06/<br>UART_CTS_B02/<br>GPI062 | General Purpose I/O | P25 | I/O | CVDD | -1 | | USB_D05/<br>UART_RTS_B02/<br>GPIO63 | General Purpose I/O | R22 | I/O | CVDD | -1 | | USB_CLK/<br>UART_SIN02/<br>GPI069/<br>IRQ11/<br>TIMER03 | General Purpose I/O | R24 | I/O | CVDD | -1 | | USB_D07/<br>UART_SOUT02/<br>GPIO70 | General Purpose I/O | P28 | I/O | CVDD | -1 | | USB_D02/<br>IIC2_SDA/<br>GPI071 | General Purpose I/O | N26 | I/O | CVDD | -1 | | USB_D01/<br>IIC2_SCL/<br>GPIO72 | General Purpose I/O | N27 | I/O | CVDD | -1 | | SDHC_DATA03/<br>DMA_DDONE_B00/<br>CKSTP1_IN_B/<br>GPI077 | General Purpose I/O | E25 | I/O | BVDD | -1 | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------------------------------------------------------|------------------------|---------------|-------------|-----------------|------| | SDHC_WP/<br>DMA_DREQ_B00/<br>CKSTP0_IN_B/<br>GPI078 | General Purpose I/O | G23 | I/O | BVDD | - 1 | | SDHC_CD/<br>DMA_DACK_B00/<br>MCP1_B/<br>GPIO79/<br>IRQ10 | General Purpose I/O | C25 | I/O | BVDD | -1 | | ANT1_RX_FRAME/<br>GPIO80 | General Purpose I/O | R2 | I/O | X1VDD | -1 | | ANT1_DIO100/<br>GPIO81 | General Purpose I/O | P4 | I/O | X1VDD | -1 | | ANT1_DIO101/<br>GPIO82 | General Purpose I/O | R1 | I/O | X1VDD | -1 | | ANT1_DIO102/<br>GPIO83 | General Purpose I/O | R5 | I/O | X1VDD | -1 | | ANT1_DIO103/<br>GPIO84 | General Purpose I/O | R7 | I/O | X1VDD | - 1 | | ANT1_DIO104/<br>GPIO85 | General Purpose I/O | T1 | I/O | X1VDD | -1 | | ANT1_DIO105/<br>GPIO86 | General Purpose I/O | Т3 | I/O | X1VDD | - 1 | | ANT1_DIO106/<br>GPIO87/<br>IRQ10 | General Purpose I/O | T5 | I/O | X1VDD | -1 | | ANT1_DIO107/<br>GPIO88/<br>IRQ11 | General Purpose I/O | Т6 | I/O | X1VDD | -1 | | ANT2_RX_CLK/<br>GPIO91 | General Purpose I/O | J3 | I/O | X2VDD | -1 | | ANT2_DIO104/<br>TDM1_RCK/<br>GPIO92 | General Purpose I/O | K4 | I/O | X2VDD | - 1 | | ANT1_RX_CLK/<br>TSEC_1588_TRIG_IN2/<br>GPIO95 | General Purpose I/O | P2 | I/O | X1VDD | -1 | | | GPO | | | | I | | ANT4_TX_FRAME/<br>GPO06 | General Purpose Output | Y3 | 0 | X1VDD | - 1 | | IFC_ADDR16/<br>GP008 | General Purpose Output | H26 | 0 | BVDD | - 1 | | IFC_ADDR17/<br>GPO09 | General Purpose Output | H25 | 0 | BVDD | - 1 | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |------------------------------------------------------|------------------------|---------------|-------------|-----------------|------------| | IFC_ADDR18/<br>GPO10 | General Purpose Output | H24 | 0 | BVDD | - 1 | | IFC_ADDR19/<br>GPO11 | General Purpose Output | H22 | 0 | BVDD | <b>— I</b> | | IFC_ADDR20/<br>GPO12 | General Purpose Output | H21 | 0 | BVDD | — I | | IFC_ADDR21/<br>GPO13 | General Purpose Output | J28 | 0 | BVDD | — I | | IFC_ADDR22/<br>GPO14 | General Purpose Output | J27 | 0 | BVDD | <b>— I</b> | | IFC_ADDR23/<br>GPO15 | General Purpose Output | J25 | 0 | BVDD | <b>— I</b> | | IFC_ADDR24/<br>GPO16 | General Purpose Output | J24 | 0 | BVDD | -1 | | IFC_ADDR25/<br>GPO17 | General Purpose Output | J23 | 0 | BVDD | -1 | | IFC_ADDR26/<br>GPO18 | General Purpose Output | J22 | 0 | BVDD | -1 | | ANT1_TXNRX/<br>TSEC_1588_PULSE_OUT2/<br>GPO19 | General Purpose Output | P3 | 0 | X1VDD | -1 | | ANT1_TX_FRAME/<br>GPO20 | General Purpose Output | R4 | 0 | X1VDD | -1 | | UART_RTS_B00/<br>PPS_LED/<br>GPO43 | General Purpose Output | AB26 | 0 | OVDD | -1 | | UART_RTS_B01/<br>SYS_DMA_DONE/<br>GPO45/<br>ANT4_AGC | General Purpose Output | Y27 | 0 | OVDD | -1 | | IFC_CLE/<br>GPO48 | General Purpose Output | L25 | 0 | BVDD | <b>— I</b> | | IFC_OE_B/<br>GPO49 | General Purpose Output | K23 | 0 | BVDD | -1 | | IFC_RB_B/<br>GPO50 | General Purpose Output | K25 | 0 | BVDD | <u> </u> | | IFC_WE_B/<br>GPO52 | General Purpose Output | L26 | 0 | BVDD | <u> </u> | | IFC_AVD/<br>GPO54 | General Purpose Output | L28 | 0 | BVDD | <u> </u> | | IFC_CS_B00/<br>GPO55 | General Purpose Output | K21 | 0 | BVDD | <u> </u> | | UART_SOUT01/<br>GPO56 | General Purpose Output | W23 | 0 | OVDD | <u> </u> | ## Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |---------------------------------------|------------------------------|---------------|-------------|-----------------|------------| | ANT1_AGC/<br>GPO58 | General Purpose Output | R3 | 0 | X1VDD | -1 | | IFC_CS_B01/<br>GPO64 | General Purpose Output | K28 | 0 | BVDD | <b>— I</b> | | IFC_CS_B02/<br>GPO65 | General Purpose Output | L24 | 0 | BVDD | <b>— I</b> | | IFC_WP_B/<br>GPO66 | General Purpose Output | K26 | 0 | BVDD | -1 | | IFC_BCTL/<br>GPO67 | General Purpose Output | K22 | 0 | BVDD | -1 | | IFC_CLK00/<br>GPO68 | General Purpose Output | K27 | 0 | BVDD | -1 | | USB_STP/<br>IRQ_OUT_B/<br>GPO73 | General Purpose Output | R25 | 0 | CVDD | -1 | | SPI1_CS1_B/<br>UART_SOUT03/<br>GPO74 | General Purpose Output | M24 | 0 | CVDD | <b>— I</b> | | SPI1_CS2_B/<br>CKSTP0_OUT_B/<br>GPO75 | General Purpose Output | M25 | 0 | CVDD | - 1 | | SPI1_CS3_B/<br>CKSTP1_OUT_B/<br>GPO76 | General Purpose Output | M23 | 0 | CVDD | - 1 | | ANT2_AGC/<br>GPO89 | General Purpose Output | G1 | 0 | X2VDD | -1 | | ANT2_TX_CLK/<br>GPO90 | General Purpose Output | H5 | 0 | X2VDD | -1 | | SPI2_CS2_B/<br>GPO93 | General Purpose Output | A8 | 0 | X2VDD | -1 | | SPI2_CS3_B/<br>GPO94 | General Purpose Output | D6 | 0 | X2VDD | -1 | | | Power-On-Reset Configuration | n | | | I | | cfg_dsp_pll[0]/IFC_AD00 | CCB Clock PLL Ratios | A27 | I | BVDD | 2 | | cfg_dsp_pll[1]/IFC_AD01 | CCB Clock PLL Ratios | B28 | ı | BVDD | 2 | | cfg_dsp_pll[2]/IFC_AD02 | CCB Clock PLL Ratios | C28 | ı | BVDD | 2 | | cfg_core0_pll[0]/IFC_AD03 | e500 Core 0 PLL Ratios | D26 | I | BVDD | 2 | | cfg_core0_pll[1]/IFC_AD04 | e500 Core 0 PLL Ratios | D27 | ı | BVDD | 2 | | cfg_core0_pll[2]/IFC_AD05 | e500 Core 0 PLL Ratios | D28 | ı | BVDD | 2 | | cfg_core1_pll[0]/IFC_CLE/<br>GPO48 | e500 Core 1 PLL Ratios | L25 | I | BVDD | 2 | # Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |------------------------------------------------------|----------------------------------|---------------|-------------|-----------------|------| | cfg_core1_pll[1]/IFC_BCTL/<br>GPO67 | e500 Core 1 PLL Ratios | K22 | I | BVDD | 2 | | cfg_core1_pll[2]/IFC_WP_B/<br>GPO66 | e500 Core 1 PLL Ratios | K26 | I | BVDD | 2 | | cfg_d1_ddr_pll[0]/IFC_AD07 | DDR Complex Clock PLL Ratios | E26 | ı | BVDD | 2 | | cfg_d1_ddr_pll[1]/<br>IFC_ADDR22/GPO14 | DDR Complex Clock PLL Ratios | J27 | I | BVDD | 2 | | cfg_core0_speed/IFC_AD06 | Core 0 Speed | F25 | I | BVDD | 2 | | cfg_core1_speed/EC_MDIO | Core 1 Speed | Y24 | ı | LVDD | 2 | | cfg_dsp_pll[0]/EC_MDC | DSP Subsystem PLL Configurations | AA22 | I | LVDD | 2 | | cfg_dsp_pll[1]/IFC_ADDR16/<br>GPO08 | DSP Subsystem PLL Configurations | H26 | I | BVDD | 2 | | cfg_dsp_pll[2]/IFC_ADDR17/<br>GPO09 | DSP Subsystem PLL Configurations | H25 | I | BVDD | 2 | | cfg_dsp_pll[3]/IFC_ADDR18/<br>GPO10 | DSP Subsystem PLL Configurations | H24 | I | BVDD | 2 | | cfg_dsp_pll[4]/<br>TSEC_1588_CLK_OUT/<br>CLK_OUT | DSP Subsystem PLL Configurations | AA23 | I | LVDD | 2 | | cfg_boot_seq[0]/IFC_ADDR19/<br>GPO11 | Boot Sequencer Configuration | H22 | I | BVDD | 2 | | cfg_boot_seq[1]/<br>TSEC_1588_PULSE_OUT1/<br>PPS_OUT | Boot Sequencer Configuration | AA24 | I | LVDD | 2 | | cfg_plat_speed/IFC_ADDR20/<br>GPO12 | Platform Speed | H21 | I | BVDD | 2 | | cfg_sys_speed/IFC_ADDR21/<br>GPO13 | System Speed | J28 | I | BVDD | 2 | | cfg_ifc_pb[0]/IFC_ADDR23/<br>GPO15 | IFC Pages Per Block | J25 | I | BVDD | 2 | | cfg_ifc_pb[1]/IFC_ADDR25/<br>GPO17 | IFC Pages Per Block | J23 | I | BVDD | 2 | | cfg_ifc_pb[2]/IFC_ADDR26/<br>GPO18 | IFC Pages Per Block | J22 | I | BVDD | 2 | | cfg_d1_ddr_speed[0]/<br>IFC_ADDR24/GPO16 | DDR Speed | J24 | I | BVDD | 2 | | cfg_d1_ddr_speed[1]/<br>UART_SOUT00 | DDR Speed | Y25 | I | OVDD | 2 | | cfg_cpu0_boot/IFC_OE_B/<br>GPO49 | CPU Boot Configuration | K23 | I | BVDD | 2 | | cfg_d1_dram_type/IFC_AVD/<br>GPO54 | DDR1 DRAM Type | L28 | I | BVDD | 2 | ## Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------------------------------------------------------------|--------------------------------------|---------------|-------------|-----------------|------| | cfg_d2_dram_type/<br>ANT1_AGC/<br>GPO58 | DDR2 DRAM Type | R3 | I | X1VDD | 2 | | cfg_ifc_ecc[0]/<br>UART_RTS_B00/<br>PPS_LED/GPO43 | IFC ECC Enable Configuration | AB26 | I | OVDD | 2 | | cfg_ifc_ecc[1]/UART_SOUT01/<br>GPO56 | IFC ECC Enable Configuration | W23 | I | OVDD | 2 | | cfg_host_agt/UART_RTS_B01/<br>SYS_DMA_DONE/<br>GPO45/<br>ANT4_AGC | Host/Agent Configuration | Y27 | I | OVDD | 2 | | cfg_ifc_adm_mode/IFC_WE_B/<br>GPO52 | IFC Address Shift Mode Configuration | L26 | I | BVDD | 2 | | cfg_ifc_flash_mode/EE1 | IFC Flash Mode Configuration | T25 | I | OVDD | 2 | | cfg_srds_io_ports[0]/READY/<br>ASLEEP/READY_P1 | SerDes I/O Port Selection | U21 | I | OVDD | 2 | | cfg_srds_io_ports[1]/<br>ANT1_DIO000 | SerDes I/O Port Selection | L7 | I | X1VDD | 2 | | cfg_srds_io_ports[2]/<br>ANT1_DIO010 | SerDes I/O Port Selection | M1 | I | X1VDD | 2 | | cfg_srds_io_ports[3]/<br>ANT1_DIO011 | SerDes I/O Port Selection | N3 | I | X1VDD | 2 | | cfg_srds_io_ports[4]/<br>ANT3_TX_FRAME | SerDes I/O Port Selection | E3 | I | X2VDD | 2 | | cfg_srds_io_ports[5]/<br>ANT4_TX_FRAME/<br>GPO06 | SerDes I/O Port Selection | Y3 | I | X1VDD | 2 | | cfg_srds_io_ports[6]/<br>SPI2_MOSI | SerDes I/O Port Selection | E7 | I | X2VDD | 2 | | cfg_rom_loc[0]/ANT1_DIO006 | Boot ROM Location | N6 | I | X1VDD | 2 | | cfg_rom_loc[1]/ANT1_DIO007 | Boot ROM Location | МЗ | I | X1VDD | 2 | | cfg_rom_loc[2]/ANT1_DIO008 | Boot ROM Location | M2 | I | X1VDD | 2 | | cfg_rom_loc[3]/ANT2_AGC/<br>GPO89 | Boot ROM Location | G1 | I | X2VDD | 2 | | cfg_srds_pll_timeout_en/<br>ANT1_DIO001 | SerDes PLL Timeout Enable | N7 | I | X1VDD | 2, 4 | | cfg_d1_ddr_half_full_mode/<br>ANT1_DIO002 | Power Architecture DDR Mode | P7 | I | X1VDD | 2 | | cfg_d2_ddr_half_full_mode/<br>ANT1_DIO003 | DSP DDR Mode | N5 | I | X1VDD | 2 | | cfg_srds_refclk/ANT1_DIO009 | SerDes Reference Clock Configuration | M5 | I | X1VDD | 2 | | | Power Supply | 1 | | | • | ## BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |-------------|----------------------------------------|---------------|-------------|-----------------|------| | AVDD_PLAT | Platform PLL Supply | G7 | _ | AVDD_PLAT | _ | | AVDD_CORE0 | Core PLL Supply | N20 | _ | AVDD_CORE0 | _ | | AVDD_CORE1 | Core PLL Supply | P20 | _ | AVDD_CORE1 | _ | | AVDD_D1_DDR | DDR PLL Supply | M20 | _ | AVDD_D1_DDR | _ | | AVDD_D2_DDR | DDR PLL Supply | AA1 | _ | AVDD_D2_DDR | _ | | AVDD_DSP | DSP PLL Supply | Y16 | _ | AVDD_DSP | _ | | AVDD_MAPLE | MAPLE PLL Supply | Y20 | | AVDD_MAPLE | _ | | SD1AVDD | SerDes PLL Supply | AC22 | _ | SD1AVDD | _ | | SD2AVDD | SerDes PLL Supply | AB19 | _ | SD2AVDD | _ | | POVDD1 | Secure Fuse Programming Overdrive | N23 | | POVDD1 | 8 | | POVDD2 | Central Fuse Programming Overdrive—DSP | P23 | _ | _ | 8 | | POVDD3 | Central Fuse Programming Overdrive—DSP | AA16 | _ | _ | 8 | | FA_VDD | POSt VDD | Y7 | _ | _ | 7 | | VDDC | Core/Platform Supply | J14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | K14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | L14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | M14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | N14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | P10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | P12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | P14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | R10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | R12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | R14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | T10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | T12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | T14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | U10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | U12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | U14 | | VDDC | _ | | VDDC | Core/Platform Supply | V10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | V12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | V14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | W10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | W12 | _ | VDDC | _ | | VDDC | Core/Platform Supply | W14 | _ | VDDC | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|----------------------|---------------|-------------|-----------------|------| | VDDC | Core/Platform Supply | Y10 | _ | VDDC | _ | | VDDC | Core/Platform Supply | Y14 | _ | VDDC | _ | | VDDC | Core/Platform Supply | J16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | J18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | K16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | K18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | L16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | L18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | M16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | M18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | N16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | N18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | P16 | _ | VDDC | | | VDDC | Core/Platform Supply | P18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | R16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | R18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | T16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | T18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | U16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | U18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | V16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | V18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | W16 | _ | VDDC | _ | | VDDC | Core/Platform Supply | W18 | _ | VDDC | _ | | VDDC | Core/Platform Supply | Y18 | _ | VDDC | _ | | VDD | MAPLE Supply | J10 | _ | VDD | _ | | VDD | MAPLE Supply | J12 | _ | VDD | _ | | VDD | MAPLE Supply | K10 | _ | VDD | _ | | VDD | MAPLE Supply | K12 | _ | VDD | _ | | VDD | MAPLE Supply | L10 | _ | VDD | _ | | VDD | MAPLE Supply | L12 | _ | VDD | _ | | VDD | MAPLE Supply | M10 | _ | VDD | _ | | VDD | MAPLE Supply | M12 | _ | VDD | _ | | VDD | MAPLE Supply | N10 | _ | VDD | _ | | VDD | MAPLE Supply | N12 | _ | VDD | _ | | G1VDD | DDR Supply | B13 | _ | G1VDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|--------------------|---------------|-------------|-----------------|------| | G1VDD | DDR Supply | E11 | _ | G1VDD | _ | | G1VDD | DDR Supply | H9 | _ | G1VDD | _ | | G1VDD | DDR Supply | H10 | _ | G1VDD | _ | | G1VDD | DDR Supply | H11 | _ | G1VDD | T — | | G1VDD | DDR Supply | H12 | _ | G1VDD | _ | | G1VDD | DDR Supply | H13 | _ | G1VDD | _ | | G1VDD | DDR Supply | H14 | _ | G1VDD | T — | | G1VDD | DDR Supply | H15 | _ | G1VDD | _ | | G1VDD | DDR Supply | H16 | _ | G1VDD | _ | | G1VDD | DDR Supply | H17 | _ | G1VDD | _ | | G1VDD | DDR Supply | H18 | _ | G1VDD | _ | | G1VDD | DDR Supply | H19 | _ | G1VDD | T — | | G1VDD | DDR Supply | H20 | _ | G1VDD | _ | | G1VDD | DDR Supply | B18 | _ | G1VDD | T — | | G1VDD | DDR Supply | B23 | _ | G1VDD | _ | | G1VDD | DDR Supply | D20 | _ | G1VDD | _ | | G1VDD | DDR Supply | E15 | _ | G1VDD | T — | | G2VDD | DDR Supply | AC3 | _ | G2VDD | T — | | G2VDD | DDR Supply | AC10 | _ | G2VDD | T — | | G2VDD | DDR Supply | AA8 | _ | G2VDD | _ | | G2VDD | DDR Supply | AA9 | _ | G2VDD | T — | | G2VDD | DDR Supply | AA10 | _ | G2VDD | T — | | G2VDD | DDR Supply | AA11 | _ | G2VDD | _ | | G2VDD | DDR Supply | AA12 | _ | G2VDD | _ | | G2VDD | DDR Supply | AA13 | _ | G2VDD | _ | | G2VDD | DDR Supply | AA14 | _ | G2VDD | _ | | G2VDD | DDR Supply | AA15 | _ | G2VDD | _ | | G2VDD | DDR Supply | AD6 | _ | G2VDD | T — | | G2VDD | DDR Supply | AD13 | _ | G2VDD | _ | | G2VDD | DDR Supply | AF2 | _ | G2VDD | _ | | G2VDD | DDR Supply | AG4 | _ | G2VDD | T — | | G2VDD | DDR Supply | AG9 | _ | G2VDD | _ | | G2VDD | DDR Supply | AG12 | _ | G2VDD | _ | | G2VDD | DDR Supply | AC15 | _ | G2VDD | _ | | LVDD | Ethernet Supply | Y23 | _ | LVDD | _ | | LVDD | Ethernet Supply | AA25 | _ | LVDD | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|-----------------------------------------------|---------------|-------------|-----------------|------| | BVDD | IFC, eSDHC, USIM Supply | B26 | _ | BVDD | | | BVDD | IFC, eSDHC, USIM Supply | E24 | _ | BVDD | | | BVDD | IFC, eSDHC, USIM Supply | F26 | _ | BVDD | | | BVDD | IFC, eSDHC, USIM Supply | G24 | _ | BVDD | _ | | BVDD | IFC, eSDHC, USIM Supply | J20 | _ | BVDD | _ | | BVDD | IFC, eSDHC, USIM Supply | J26 | _ | BVDD | | | BVDD | IFC, eSDHC, USIM Supply | K20 | _ | BVDD | | | BVDD | IFC, eSDHC, USIM Supply | K24 | _ | BVDD | _ | | CVDD | USB, eSPI, DUART, I2C, USIM Supply | N22 | _ | CVDD | | | CVDD | USB, eSPI, DUART, I2C, USIM Supply | P22 | _ | CVDD | | | CVDD | USB, eSPI, DUART, I2C, USIM Supply | M26 | _ | CVDD | _ | | CVDD | USB, eSPI, DUART, I2C, USIM Supply | R21 | _ | CVDD | | | CVDD | USB, eSPI, DUART, I2C, USIM Supply | R26 | _ | CVDD | | | OVDD | DUART, System, I2C, JTAG Supply | U20 | _ | OVDD | _ | | OVDD | DUART, System, I2C, JTAG Supply | V20 | _ | OVDD | _ | | OVDD | DUART, System, I2C, JTAG Supply | V21 | _ | OVDD | _ | | OVDD | DUART, System, I2C, JTAG Supply | V26 | _ | OVDD | _ | | OVDD | DUART, System, I2C, JTAG Supply | U23 | _ | OVDD | _ | | OVDD | DUART, System, I2C, JTAG Supply | AD27 | _ | OVDD | _ | | X1VDD | RF Supply | N2 | _ | X1VDD | _ | | X1VDD | RF Supply | N4 | _ | X1VDD | _ | | X1VDD | RF Supply | N8 | _ | X1VDD | _ | | X1VDD | RF Supply | U4 | - | X1VDD | _ | | X1VDD | RF Supply | W2 | _ | X1VDD | _ | | X1VDD | RF Supply | W6 | _ | X1VDD | _ | | X1VDD | RF Supply | P8 | - | X1VDD | _ | | X1VDD | RF Supply | R6 | _ | X1VDD | _ | | X1VDD | RF Supply | R8 | _ | X1VDD | _ | | X1VDD | RF Supply | Т8 | _ | X1VDD | _ | | X1VDD | RF Supply | U8 | _ | X1VDD | _ | | X1VDD | RF Supply | V8 | _ | X1VDD | _ | | X1VDD | RF Supply | W8 | - | X1VDD | _ | | X1VDD | RF Supply | Y8 | _ | X1VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | B4 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | C6 | - | X2VDD | - | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------|-----------------------------------------------|---------------|-------------|-----------------|------| | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | G2 | _ | X2VDD | | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | J4 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | J8 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | K6 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | K8 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | L8 | _ | X2VDD | _ | | X2VDD | eSPI2, USB, TDM1, TDM2, RF Parallel Interface | M8 | _ | X2VDD | _ | | XCOREVDD | SerDes Core Logic Supply | AH19 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AH23 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AH27 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AG25 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AF16 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AG17 | _ | XCOREVDD | _ | | XCOREVDD | SerDes Core Logic Supply | AG21 | _ | XCOREVDD | _ | | XPADVDD | SerDes Transceiver Supply | AA19 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AA20 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AF18 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AE20 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AF22 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AF26 | _ | XPADVDD | _ | | XPADVDD | SerDes Transceiver Supply | AE24 | _ | XPADVDD | _ | | | Ground | · | | | | | VSS | Platform and Core Ground | A9 | | _ | _ | | VSS | Platform and Core Ground | A26 | _ | _ | _ | | VSS | Platform and Core Ground | B2 | _ | _ | _ | | VSS | Platform and Core Ground | B8 | _ | _ | - | | VSS | Platform and Core Ground | B11 | _ | _ | _ | | VSS | Platform and Core Ground | B15 | _ | _ | _ | | VSS | Platform and Core Ground | B21 | _ | _ | - | | VSS | Platform and Core Ground | C27 | _ | _ | _ | | VSS | Platform and Core Ground | D17 | _ | _ | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|--------------------------|---------------|-------------|-----------------|----------| | VSS | Platform and Core Ground | D22 | _ | _ | _ | | VSS | Platform and Core Ground | D24 | _ | _ | _ | | VSS | Platform and Core Ground | E27 | _ | _ | _ | | VSS | Platform and Core Ground | F18 | _ | _ | _ | | VSS | Platform and Core Ground | F21 | _ | _ | _ | | VSS | Platform and Core Ground | H23 | _ | _ | _ | | VSS | Platform and Core Ground | H27 | _ | _ | _ | | VSS | Platform and Core Ground | J15 | | _ | _ | | VSS | Platform and Core Ground | J19 | _ | _ | _ | | VSS | Platform and Core Ground | J21 | _ | _ | _ | | VSS | Platform and Core Ground | K15 | _ | _ | _ | | VSS | Platform and Core Ground | K17 | _ | _ | _ | | VSS | Platform and Core Ground | K19 | _ | _ | _ | | VSS | Platform and Core Ground | L15 | | _ | _ | | VSS | Platform and Core Ground | L17 | _ | _ | _ | | VSS | Platform and Core Ground | L19 | _ | _ | _ | | VSS | Platform and Core Ground | L27 | _ | _ | _ | | VSS | Platform and Core Ground | L21 | _ | _ | _ | | VSS | Platform and Core Ground | L23 | _ | _ | _ | | VSS | Platform and Core Ground | M15 | _ | _ | _ | | VSS | Platform and Core Ground | M17 | _ | _ | _ | | VSS | Platform and Core Ground | M19 | _ | _ | _ | | VSS | Platform and Core Ground | M21 | _ | _ | _ | | VSS | Platform and Core Ground | N15 | _ | _ | _ | | VSS | Platform and Core Ground | N17 | _ | _ | _ | | VSS | Platform and Core Ground | N19 | _ | _ | _ | | VSS | Platform and Core Ground | N21 | _ | _ | _ | | VSS | Platform and Core Ground | N24 | _ | _ | _ | | VSS | Platform and Core Ground | P27 | | _ | _ | | VSS | Platform and Core Ground | P15 | _ | _ | _ | | VSS | Platform and Core Ground | P17 | - | _ | _ | | VSS | Platform and Core Ground | P19 | - | _ | _ | | VSS | Platform and Core Ground | P21 | _ | _ | _ | | VSS | Platform and Core Ground | R15 | _ | _ | _ | | VSS | Platform and Core Ground | R17 | - | _ | _ | | VSS | Platform and Core Ground | R19 | - | _ | <u> </u> | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|--------------------------|---------------|-------------|-----------------|----------| | VSS | Platform and Core Ground | T15 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | T17 | _ | _ | _ | | VSS | Platform and Core Ground | T19 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | T20 | _ | _ | _ | | VSS | Platform and Core Ground | T24 | T — | _ | <u> </u> | | VSS | Platform and Core Ground | U27 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | U15 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | U17 | _ | _ | _ | | VSS | Platform and Core Ground | U19 | _ | _ | _ | | VSS | Platform and Core Ground | V15 | _ | _ | _ | | VSS | Platform and Core Ground | V17 | _ | _ | _ | | VSS | Platform and Core Ground | V19 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | W15 | _ | _ | _ | | VSS | Platform and Core Ground | W17 | _ | _ | _ | | VSS | Platform and Core Ground | W19 | _ | _ | _ | | VSS | Platform and Core Ground | W20 | _ | _ | _ | | VSS | Platform and Core Ground | W21 | _ | _ | _ | | VSS | Platform and Core Ground | W24 | _ | _ | _ | | VSS | Platform and Core Ground | W28 | _ | _ | _ | | VSS | Platform and Core Ground | Y21 | _ | _ | _ | | VSS | Platform and Core Ground | Y15 | _ | _ | _ | | VSS | Platform and Core Ground | Y17 | _ | _ | _ | | VSS | Platform and Core Ground | Y19 | _ | _ | _ | | VSS | Platform and Core Ground | Y26 | _ | _ | _ | | VSS | Platform and Core Ground | AB28 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | AA21 | _ | _ | _ | | VSS | Platform and Core Ground | AD16 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | AE27 | <b>—</b> | _ | _ | | VSS | Platform and Core Ground | AF28 | _ | _ | _ | | VSS | Platform and Core Ground | AG16 | _ | _ | _ | | VSS | Platform and Core Ground | AD1 | _ | _ | _ | | VSS | Platform and Core Ground | AE4 | - | _ | _ | | VSS | Platform and Core Ground | AE8 | - | _ | _ | | VSS | Platform and Core Ground | AE11 | _ | _ | _ | | VSS | Platform and Core Ground | AF14 | - | _ | _ | | VSS | Platform and Core Ground | AG7 | _ | _ | <u> </u> | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|--------------------------|---------------|-------------|-----------------|------| | VSS | Platform and Core Ground | C7 | _ | _ | _ | | VSS | Platform and Core Ground | D2 | _ | _ | _ | | VSS | Platform and Core Ground | D7 | _ | _ | _ | | VSS | Platform and Core Ground | D9 | _ | _ | _ | | VSS | Platform and Core Ground | E4 | _ | _ | _ | | VSS | Platform and Core Ground | E8 | _ | _ | _ | | VSS | Platform and Core Ground | F6 | _ | _ | _ | | VSS | Platform and Core Ground | F7 | | _ | _ | | VSS | Platform and Core Ground | F8 | _ | _ | _ | | VSS | Platform and Core Ground | F13 | _ | _ | _ | | VSS | Platform and Core Ground | G6 | _ | _ | _ | | VSS | Platform and Core Ground | G8 | _ | _ | _ | | VSS | Platform and Core Ground | H4 | _ | _ | _ | | VSS | Platform and Core Ground | H6 | | _ | _ | | VSS | Platform and Core Ground | H7 | _ | _ | _ | | VSS | Platform and Core Ground | H8 | _ | _ | _ | | VSS | Platform and Core Ground | J9 | _ | _ | _ | | VSS | Platform and Core Ground | J11 | _ | _ | _ | | VSS | Platform and Core Ground | K2 | _ | _ | _ | | VSS | Platform and Core Ground | K9 | _ | _ | _ | | VSS | Platform and Core Ground | K11 | _ | _ | _ | | VSS | Platform and Core Ground | K13 | _ | _ | _ | | VSS | Platform and Core Ground | L6 | _ | _ | _ | | VSS | Platform and Core Ground | L9 | _ | _ | _ | | VSS | Platform and Core Ground | L11 | _ | _ | _ | | VSS | Platform and Core Ground | L13 | _ | _ | _ | | VSS | Platform and Core Ground | M11 | _ | _ | _ | | VSS | Platform and Core Ground | M13 | _ | _ | _ | | VSS | Platform and Core Ground | M4 | | _ | _ | | VSS | Platform and Core Ground | M9 | _ | _ | _ | | VSS | Platform and Core Ground | N9 | - | _ | _ | | VSS | Platform and Core Ground | N11 | - | _ | _ | | VSS | Platform and Core Ground | N13 | _ | _ | _ | | VSS | Platform and Core Ground | P9 | _ | _ | _ | | VSS | Platform and Core Ground | P11 | - | _ | _ | | VSS | Platform and Core Ground | P13 | | _ | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------|--------------------------|---------------|-------------|-----------------|------| | VSS | Platform and Core Ground | R9 | _ | _ | _ | | VSS | Platform and Core Ground | R11 | _ | _ | _ | | VSS | Platform and Core Ground | R13 | _ | _ | _ | | VSS | Platform and Core Ground | P6 | _ | _ | _ | | VSS | Platform and Core Ground | T2 | _ | _ | _ | | VSS | Platform and Core Ground | T4 | _ | _ | _ | | VSS | Platform and Core Ground | Т9 | _ | _ | _ | | VSS | Platform and Core Ground | T11 | _ | _ | _ | | VSS | Platform and Core Ground | T13 | _ | _ | _ | | VSS | Platform and Core Ground | AB1 | _ | _ | _ | | VSS | Platform and Core Ground | AB5 | _ | _ | _ | | VSS | Platform and Core Ground | AB7 | _ | _ | _ | | VSS | Platform and Core Ground | AA2 | _ | _ | _ | | VSS | Platform and Core Ground | Y1 | _ | _ | _ | | VSS | Platform and Core Ground | Y4 | _ | _ | _ | | VSS | Platform and Core Ground | Y9 | _ | _ | _ | | VSS | Platform and Core Ground | Y11 | _ | _ | _ | | VSS | Platform and Core Ground | Y13 | _ | _ | _ | | VSS | Platform and Core Ground | W9 | _ | _ | _ | | VSS | Platform and Core Ground | W11 | _ | _ | _ | | VSS | Platform and Core Ground | W13 | _ | _ | _ | | VSS | Platform and Core Ground | V9 | _ | _ | _ | | VSS | Platform and Core Ground | V11 | _ | _ | _ | | VSS | Platform and Core Ground | V13 | _ | _ | _ | | VSS | Platform and Core Ground | V6 | _ | _ | _ | | VSS | Platform and Core Ground | U9 | _ | _ | _ | | VSS | Platform and Core Ground | U11 | _ | _ | _ | | VSS | Platform and Core Ground | U13 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AH17 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AH21 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AH25 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AG19 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AG23 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AG27 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AF27 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AD17 | _ | _ | _ | Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |----------|---------------------------|---------------|-------------|-----------------|------| | XCOREVSS | SerDes Core Logic Ground | AD20 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AD24 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AD25 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AE16 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AA17 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AB17 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AC17 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AB21 | _ | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AB22 | - | _ | _ | | XCOREVSS | SerDes Core Logic Ground | AC23 | | _ | _ | | XPADVSS | SerDes Transceiver Ground | AF20 | - | _ | _ | | XPADVSS | SerDes Transceiver Ground | AC18 | _ | _ | _ | | XPADVSS | SerDes Transceiver Ground | AE18 | - | _ | _ | | XPADVSS | SerDes Transceiver Ground | AE22 | - | _ | _ | | XPADVSS | SerDes Transceiver Ground | AE26 | - | _ | _ | | XPADVSS | SerDes Transceiver Ground | AF24 | | _ | _ | | XPADVSS | SerDes Transceiver Ground | AD19 | - | _ | _ | | XPADVSS | SerDes Transceiver Ground | AD21 | — | _ | _ | | XPADVSS | SerDes Transceiver Ground | AD23 | _ | _ | _ | | SD2AGND | SerDes PLL Ground | AA18 | _ | _ | | | SD1AGND | SerDes PLL Ground | AC20 | _ | _ | T - | | | No Connect | • | | | • | ### Table 1. BSC9132 Pinout Listing (continued) | Signal | Signal Description | Pin<br>Number | Pin<br>Type | Power<br>Supply | Note | |--------|----------------------|---------------|-------------|-----------------|------| | NC | Address Parity Error | E19 | _ | _ | | | NC | Address Parity Error | AH4 | _ | _ | _ | - <sup>1</sup> These are test signals for factory use only and must be pulled up (with 100 $\Omega$ –1 k $\Omega$ ) to OVDD for normal operation. - This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-k pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pull up or active driver is needed. - <sup>3</sup> These pins have weak internal pull-up P-FETs that are always enabled. - <sup>4</sup> This pin must NOT be pulled down during power-on reset. - <sup>5</sup> This pin is an open drain signal. - <sup>6</sup> This pin should be pulled down with $200\Omega \pm 1\%$ resistor when used in autocalibration mode. - <sup>7</sup> This pin should be pulled down to VSS with 10 k $\Omega$ . - <sup>8</sup> This pin is used for fuse programming. Should be tied to VSS for normal operation (fuse read). See section Section 2.2, "Power Sequencing," for more details. - This pin may be connected to a temperature diode monitoring device such as the Analog Devices, ADT7461A™. If a temperature diode monitoring device will not be connected, these pins may be connected to test point or left as a no connect. - <sup>10</sup> Pin should be pulled high or low depending on the JTAG topology selected. Refer to Section 3.11, "JTAG Configuration Signals." - <sup>11</sup> This pin should be tied to GND/VSS when MAPLE is powered down; otherwise it should be tied to OVDD. - <sup>12</sup> This pin is an open-drain signal if the IIC2 pin is selected. - <sup>13</sup> It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-k pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pull up or active driver is needed. - <sup>14</sup> MDIC00 is grounded through an 36.5 O precision 1% resistor and MDIC01 is connected to GVDD through an 36.5 O precision 1% resistor. These pins are used for automatic calibration of the DDR3/DDR3L IOs. - <sup>15</sup> This pin should be pulled up to power rail with 10 k $\Omega$ . - <sup>16</sup> Do not use this pin as CD pin. - <sup>17</sup> This pin should be pulled down to GND with 10 k $\Omega$ . - <sup>18</sup> This pin is a reset configuration pin without default value. This section provides the AC and DC electrical specifications. This device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. ## 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. ## 2.1.1 Absolute Maximum Ratings This table provides the absolute maximum ratings. Table 2. Absolute Maximum Ratings<sup>1</sup> | Characteristic | Symbol | Max Value | Unit | Note | |----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|------| | Platform supply voltage | V <sub>DDC</sub> | -0.3 to 1.05 | V | _ | | MAPLE-B2P supply voltage | V <sub>DD</sub> | -0.3 to 1.05 | V | _ | | PLL supply voltage | AV <sub>DD_CORE[0-1]</sub><br>AV <sub>DD_D[1-2]_DDR</sub><br>AV <sub>DD_PLAT</sub><br>AV <sub>DD_DSP</sub><br>AV <sub>DD_MAPLE</sub><br>SD[1-2]AV <sub>DD</sub> | -0.3 to 1.05 | V | 2 | | Fuse programming supply | POV <sub>DD1</sub><br>POV <sub>DD2</sub><br>POV <sub>DD3</sub> | -0.3 to 1.65 | V | _ | | DDR3/DDR3L DRAM I/O voltage | GV <sub>DD[1-2]</sub> | -0.3 to 1.65<br>-0.3 to 1.45 | V | _ | | Three-speed Ethernet, Ethernet management (eTSEC) and 1588 | LV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75 | V | _ | | IFC, eSDHC, USIM | BV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V | 3 | | DUART1, SYSCLK, system control and power management, I <sup>2</sup> C1, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | USB, eSPI1, DUART2, I <sup>2</sup> C2, USIM | CV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 1.98 | V | 3, 4 | | RF parallel interface | X1V <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 1.98 | V | _ | | eSPI2, USB, TDM1, TDM2, RF parallel interface | X2V <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 1.98 | V | _ | | SerDes pad voltage | XPADV <sub>DD</sub> | -0.3 to 1.65 | V | _ | | SerDes core voltage | XCOREV <sub>DD</sub> | -0.3 to 1.05 | V | | Table 2. Absolute Maximum Ratings<sup>1</sup> (continued) | | Characteristic | | Max Value | Unit | Note | |---------------|----------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|------|-------| | Input voltage | DDR3/DDR3L DRAM signals | MV <sub>IN</sub> | $-0.3$ to $(GV_{DD} + 0.3)$ | ٧ | 5, 10 | | | DDR3/DDR3L DRAM reference | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V | 10 | | | Ethernet signals | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | 6, 10 | | | IFC, eSDHC, USIM signals | BV <sub>IN</sub> | -0.3 to (BV <sub>DD</sub> + 0.3) | _ | 7, 10 | | | DUART1, SYSCLK, system control and power management, I <sup>2</sup> C1, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 8, 10 | | | USB, eSPI1, DUART2, I <sup>2</sup> C2, USIM | CV <sub>IN</sub> | -0.3 to (CV <sub>DD</sub> + 0.3) | ٧ | 4, 10 | | | RF parallel interface | X1V <sub>IN</sub> | -0.3 to (X1V <sub>DD</sub> + 0.3) | V | 9, 10 | | | eSPI2, USB, TDM1, TDM2, RF parallel interface | X2V <sub>IN</sub> | -0.3 to (X2V <sub>DD</sub> + 0.3) | V | 9, 10 | | Storage tempe | erature range | T <sub>STG</sub> | -55 to 150 | °C | _ | #### Note: - Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - $^{2}$ AV<sub>DD</sub> is measured at the input to the filter and not at the pin of the device. - <sup>3</sup> USIM pins are multiplexed with the pins of other interfaces. Check Table 3 for which power supply is used (BV<sub>DD</sub> or a CV<sub>DD</sub>) for each particular USIM pin. - <sup>4</sup> Caution: CV<sub>IN</sub> must not exceed CV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 6 Caution: LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - Caution: BV<sub>IN</sub> must not exceed BV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - $^{8}$ Caution: $OV_{IN}$ must not exceed $OV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - Gaution: X[1-2]V<sub>IN</sub> must not exceed X[1-2]V<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - $^{10}$ (C,X,B,G,L,O,R)V<sub>DD</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7. # 2.1.2 Recommended Operating Conditions This table provides the recommended operating conditions for this device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed. **Table 3. Recommended Operating Conditions** | Characteristic | Symbol | Recommended Value | Unit | Note | |--------------------------|-----------|--------------------|------|------| | Platform supply voltage | $V_{DDC}$ | 1 + 50 mV / – 30mV | ٧ | 1 | | MAPLE-B2P supply voltage | $V_{DD}$ | 1 + 50 mV / – 30mV | V | _ | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 **Table 3. Recommended Operating Conditions (continued)** | Characteristic | | Symbol | Recommended Value | Unit | Note | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------| | PLL supply volt | age | AV <sub>DD_CORE[0-1]</sub> AV <sub>DD_D[1-2]_DDR</sub> AV <sub>DD_PLAT</sub> AV <sub>DD_DSP</sub> AV <sub>DD_MAPLE</sub> SD[1-2]AV <sub>DD</sub> | 1 + 50 mV / – 30mV | V | 1 | | Fuse supply vo | ltage | POV <sub>DD1</sub> | 1.5 V ± 75 mV | V | 1 | | DDR3 DRAM I/ | O voltage | G[1–2]V <sub>DD</sub> | 1.5 V ± 75 mV | _ | _ | | DDR3L DRAM | I/O voltage | G[1–2]V <sub>DD</sub> | 1.35 V +100mV/<br>-67mV | _ | _ | | Three-speed E | thernet, Ethernet management (eTSEC) and 1588 | LV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV | V | | | | CLK, system control and power management, I <sup>2</sup> C1, Itage select, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 165 mV | V | _ | | IFC, eSDHC, U | SIM | BV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V | 2 | | USB, eSPI1, D | UART2, I <sup>2</sup> C2, USIM | CV <sub>DD</sub> | 3.3 V ± 165 mV<br>1.8 V ± 90 mV | V | 2 | | RF parallel inte | rface | X1V <sub>DD</sub> | 3.3 V ± 165 mV<br>1.8 V ± 90 mV | | _ | | eSPI2, USB, TI | DM1, TDM2, RF parallel interface | X2V <sub>DD</sub> | 3.3 V ± 165 mV<br>1.8 V ± 90 mV | V | _ | | SerDes pad vol | tage | XPADV <sub>DD</sub> | 1.5 V ± 75 mV | V | _ | | SerDes core vo | ltage | XCOREV <sub>DD</sub> | 1.0 V ± 50 mV | V | _ | | Input voltage | DDR3/DDR3L DRAM | MV <sub>IN</sub> | GND to GV <sub>DD</sub> | V | _ | | | DDR3/DDR3L DRAM reference | MV <sub>REF</sub> | GND to GV <sub>DD</sub> /2 | V | _ | | | Ethernet, USB | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | V | _ | | | IFC, eSDHC signals | BV <sub>IN</sub> | GND to BV <sub>DD</sub> | V | | | | DUART1, SYSCLK, system control and power management, eSPI, I <sup>2</sup> C1, USIM, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | _ | | | USB, eSPI, eSDHC, DUART2, I <sup>2</sup> C2, USIM | CV <sub>IN</sub> | GND to CV <sub>DD</sub> | V | _ | | | RF parallel interface | X1V <sub>IN</sub> | GND to X1V <sub>DD</sub> | V | _ | | | eSPI2, USB, TDM1, TDM2, RF parallel interface | X2V <sub>IN</sub> | GND to X2V <sub>DD</sub> | V | _ | | Maximum input | capacitance | C <sub>INMAX</sub> | 10 | pF | 3 | | Operating<br>Temperature | Standard | Ta/TJ | TA = 0 (min) to<br>TJ = 105 (max) | °C | _ | | range | Extended | TA/TJ | $T_A = -40 \text{ (min) to}$<br>$T_J = 105 \text{ (max)}$ | °C | _ | | | Secure boot fuse programming | Ta/TJ | TA = 0 (min) to<br>T <sub>J</sub> = 70 (max) | °C | 1 | ## BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Table 3. Recommended Operating Conditions (continued) | Characteristic | Symbol | Recommended Value | Unit | Note | | |----------------|--------|-------------------|------|------|--| |----------------|--------|-------------------|------|------|--| #### Note: - Caution: POV<sub>DD1</sub> must be supplied 1.5 V and the device must operate in the specified fuse programming temperature range only during secure boot fuse programming. For all other operating conditions, POV<sub>DD1</sub> must be tied to GND, subject to the power sequencing constraints shown in Section 2.2, "Power Sequencing." - <sup>2</sup> USIM pins are multiplexed with the pins of other interfaces. Check Table 3 for which power supply is used (BV<sub>DD</sub> or a CV<sub>DD</sub>) for each particular USIM pin. - <sup>3</sup> Unless otherwise stated in an interface's DC specifications, the maximum allowed input capacitance in this table is a general recommendation for signals. This figure shows the undershoot and overshoot voltages at the interfaces. #### Note: - 1. $t_{\text{CLOCK}}$ refers to the clock period associated with the respective interface: - For I<sup>2</sup>C and JTAG, t<sub>CLOCK</sub> references SYSCLK. For DDR, t<sub>CLOCK</sub> references MCLK. For eTSEC, t<sub>CLOCK</sub> references TSEC*n*\_GTX\_CLK125. - For IFC, t<sub>CLOCK</sub> references IFC\_CLK. Figure 7. Overshoot/Undershoot Voltage for BV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub>/X1V<sub>DD</sub>/X2V<sub>DD</sub> The core voltage must always be provided at nominal 1 V (see Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage. $OV_{DD}$ and $LV_{DD}$ based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR3 SDRAM interface uses a differential receiver referenced the externally supplied $MV_{REF}$ signal (nominally set to $GV_{DD}/2$ ). The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded. # 2.1.3 Output Driver Characteristics This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates. **Table 4. Output Drive Capability** | Driver Type | Output Impedance (Ω) | Supply Voltage | Note | |-------------------------------------------------------|-------------------------------|------------------------------------------------------------------|------| | IFC, GPIO[0:7], eSDHC | 47 ± 7 | BV <sub>DD</sub> = 3.3/2.5/1.8 V | _ | | DDR3 (programmable) | 16<br>32 (half strength mode) | GV <sub>DD</sub> = 1.5 V DDR3<br>GV <sub>DD</sub> = 1.35 V DDR3L | 1 | | eTSEC, USB | 47 ± 7 | LV <sub>DD</sub> = 3.3/2.5 V | _ | | DUART1, system control, I <sup>2</sup> C1, USIM, JTAG | 47 ± 7 | OV <sub>DD</sub> = 3.3 V | 2 | | USB, eSPI1, DUART2, I <sup>2</sup> C2, USIM | 47 ± 7 | CV <sub>DD</sub> = 3.3/1.8 V | 2 | | RF parallel interface | LVCMOS | X1V <sub>DD</sub> = 3.3/1.8 V | _ | | eSPI2, USB, TDM1, TDM2, RF parallel interface | _ | X2V <sub>DD</sub> = 3.3/1.8 V | _ | ### Note: # 2.2 Power Sequencing The device requires its power rails to be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up: - 1. VDD, VDDC, AVDD (all PLL supplies), XCOREVDD - 2. LVDD, BVDD, CVDD, OVDD, X1VDD, X2VDD, G1VDD, G2VDD, XPADVDD - 3. For secure boot fuse programming: After deassertion of HRESET\_B, drive POV<sub>DD1</sub> = 1.5 V after a required minimum delay per Table 5. After fuse programming is completed, it is required to return POV<sub>DD1</sub> = GND before the system is power cycled (HRESET\_B assertion) or powered down (V<sub>DDC</sub> ramp down) per the required timing specified in Table 5. See Section 3.14, "Security Fuse Processor," for additional details. ### WARNING Only 100,000 POR cycles are permitted per lifetime of a device. Only one secure boot fuse programming event is permitted per lifetime of a device. No activity other than that required for secure boot fuse programming is permitted while $POV_{DD1}$ driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while $POV_{DD1} = GND$ . $POV_{DD2}$ and $POV_{DD3}$ are always tied to GND. <sup>&</sup>lt;sup>1</sup> The drive strength of the DDR3 interface in half-strength mode is at $T_j = 125$ °C and at $GV_{DD}$ (min). <sup>&</sup>lt;sup>2</sup> USIM pins are multiplexed with the pins of other interfaces. Check Table 3 for which power supply is used (BV<sub>DD</sub> or a CV<sub>DD</sub>) for each particular USIM pin. This figure provides the POV<sub>DD1</sub> timing diagram. NOTE: POVDD must be stable at 1.5 V prior to initiating fuse programming. Figure 8. POV<sub>DD1</sub> Timing Diagram This table provides information on the power-down and power-up sequence parameters for POV<sub>DDI</sub>. **Driver Type** Min Unit Note Max 1500 1 t<sub>POVDD</sub> DELAY tSYSCLK 0 2 μS <sup>t</sup>POVDD PROG 0 3 t<sub>POVDD\_VDD</sub> μS 0 t<sub>POVDD</sub> RST Table 5. POV<sub>DD1</sub> Timing <sup>5</sup> #### Note: - 1. Delay required from the deassertion of HRESET\_B to driving $POV_{DD1}$ ramp up. Delay measured from HRESET\_B deassertion at 90% $OV_{DD}$ to 10% $POV_{DD1}$ ramp up. - 2. Delay required from fuse programming finished to POV<sub>DD1</sub> ramp down start. Fuse programming must complete while POV<sub>DD1</sub> is stable at 1.5 V. No activity other than that required for secure boot fuse programming is permitted while POV<sub>DD1</sub> driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while POV<sub>DD1</sub> = GND. After fuse programming is completed, it is required to return POV<sub>DD1</sub> = GND. - 3. Delay required from $POV_{DD1}$ ramp down complete to $V_{DDC}$ ramp down start. $POV_{DD1}$ must be grounded to minimum 10% $POV_{DD1}$ before $V_{DDC}$ is at 90% $V_{DDC}$ . - 4. Delay required from POV<sub>DD1</sub> ramp down complete to HRESET\_B assertion. POV<sub>DD1</sub> must be grounded to minimum 10% POV<sub>DD1</sub> before HRESET\_B assertion reaches 90% OV<sub>DD</sub>. - 5. Only one secure boot fuse programming event is permitted per lifetime of a device. All supplies must be at their stable values within 50 ms. Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs. In order to guarantee MCKE low during power-up, the above sequencing for $GV_{DD}$ is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, the sequencing for $GV_{DD}$ is not required. # 2.3 Power-Down Requirements The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started. ## 2.4 RESET Initialization This section describes the AC electrical specifications for the RESET initialization timing requirements. Table 6 provides the RESET initialization AC timing specifications. **Table 6. RESET Initialization Timing Specifications** | Parameter | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|---------| | Required assertion time of HRESET_B | 600 | | μS | 1, 2, 5 | | Minimum assertion time of TRESET_B simultaneous to HRESET_B assertion | 25 | _ | ns | 3 | | Minimum assertion time for SRESET_B | 3 | _ | t <sub>SYSCLK</sub> | 4 | | PLL input setup time with stable SYSCLK before HRESET_B negation | 25 | _ | μS | _ | | Input setup time for POR configurations (other than PLL configuration) with respect to negation of HRESET_B | 4 | _ | tsysclk | 4 | | Input hold time for all POR configurations (including PLL configuration) with respect to negation of HRESET_B | 2 | _ | tsysclk | 4 | | Maximum valid-to-high impedance time for actively driven POR configurations with respect to negation of HRESET_B | _ | 8 | t <sub>SYSCLK</sub> | 4 | #### Note: - 1. There may be some extra current leakage when driving signals high during this time. - 2. Reset assertion timing requirements for DDR3 DRAMs may differ. - 3. TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in Section 3.11.1, "Termination of Unused Signals." - 4. SYSCLK is the primary clock input. - 5. Reset initialization should start only after all power supplies are stable. This table provides the PLL lock times. **Table 7. PLL Lock Times** | Parameter | Min | Max | Unit | Note | |----------------|-----|-----|------|------| | PLL lock times | _ | 100 | μS | _ | # 2.5 Power-on Ramp Rate This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. Table 8 provides the power supply ramp rate specifications. **Table 8. Power Supply Ramp Rate** | Parameter | Min | Max | Unit | |--------------------|-----|-------|------| | Required ramp rate | _ | 36000 | V/s | | Required ramp time | _ | 50 | ms | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ## **Table 8. Power Supply Ramp Rate (continued)** | Parameter Min Max Unit | Parameter Min Max Unit | |------------------------|------------------------------| |------------------------|------------------------------| #### Note: - 1. Ramp rate is specified as a linear ramp from 10 to 90% of the nominal voltage of the specific voltage supply. - 2. All MCKE signals must remain low during the power up sequence. ## 2.6 Power Characteristics This table shows the power dissipations of the $V_{DDC}$ and $V_{DD}$ supplies for various operating DSP and core complex bus clock (CCB\_clk) frequencies versus the core and DDR clock frequencies. **Table 9. Core Power Dissipation** | Power Mode | PA Core<br>Frequency<br>(MHz) | DSP Core<br>Frequency<br>(MHz) | CCB<br>Frequency<br>(MHz) | PA/DSP<br>DDR<br>Frequency<br>(MHz) | MAPLE<br>eTVPE<br>Frequency<br>(MHz) | V <sub>DDC</sub> (V) | V <sub>DD</sub> (V) | Junction<br>Temp (°C) | V <sub>DDC</sub> + V <sub>DD</sub><br>Power (W) | Note | |------------|-------------------------------|--------------------------------|---------------------------|-------------------------------------|--------------------------------------|----------------------|---------------------|-----------------------|-------------------------------------------------|---------| | Typical | 1200 | 1200 | 600 | 1333 | 800 | 1 | 1 | 65 | 8.9 | 1, 2 | | Thermal | | | | | | | | 105 | 11.9 | 1, 3, 5 | | Maximum | | | | | | | | | 14.8 | 1, 4, 5 | | Typical | 1000 | 1000 | 500 | 1333 | 800 | 1 | 1 | 65 | 8.7 | 1, 2 | | Thermal | | | | | | | | 105 | 11.3 | 1, 3, 5 | | Maximum | | | | | | | | | 13.9 | 1, 4, 5 | #### Note: - 1. These values specify the power consumption at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include power dissipation for I/O supplies. - 2. Typical power is a measured value while running a typical use case using the *nominal* process and *recommended* core, platform voltages (V<sub>DDC</sub>), and MAPLE (V<sub>DD</sub>) at 65 °C junction temperature (see Table 3). - 3. Thermal power is the power measured while running a 50% (Cores) and 40% (Platform) utilization case, using the *worst case* process and *recommended* core, platform voltages (V<sub>DDC</sub>), and MAPLE (V<sub>DD</sub>) at maximum operating junction temperature (see Table 3). - 4. Maximum power is measured while running a maximum power pattern using the worst case process, and recommended core, platform voltages (VDDC), and MAPLE (VDD) at maximum operating junction temperature (see Table 3). - 5. An estimated IO power while running a USE case using the nominal process and recommended voltages is 1.5 W (see Table 3). Table 10. I/O Power | PS# | Primary pin name | Pin<br>width | Voltage domain | Recommended value | Current<br>max | Typical current (A) | Max<br>(A) | Note | |-----|------------------|--------------|-------------------------------|-------------------|----------------|---------------------|------------|---------| | | OVDD | 37 | General I/O supply | 3.3V | _ | 0.178 | 0.266 | | | | BVDD | 46 | Local Bus and GPIO I/O supply | 1.8V/ 2.5V/ 3.3V | _ | 0.097 | 0.148 | 3 | | | LVDD | 32 | TSEC I/O supply | 3.3V/ 2.5V | _ | 0.051 | 0.076 | 3 | | I/O | CVDD | 19 | ULPI/SPI/UART/SIM I/O supply | 3.3V/ 1.8V | _ | 0.030 | 0.045 | 3 | | 1/0 | GVDD1 | _ | DDR1 (PPC Side) I/O supply | 1.5V/ 1.35V | _ | 0.710 | 0.950 | 1, 2, 3 | | | GVDD2 | _ | DDR2 (DSP Side) I/O supply | 1.5V/ 1.35V | _ | 0.710 | 0.950 | 1, 2, 3 | | | X1VDD | _ | ANT1I/O supply | 3.3V/ 1.8V | _ | 0.098 | 0.140 | 3 | | | X2VDD | _ | ANT2, ANT3 I/O supply | 3.3V/ 1.8V | _ | 0.098 | 0.140 | 3 | | Table 1 | 0. I/O | Power ( | (continued) | | |---------|--------|---------|----------------------------|----| | Iable | U. 1/U | LOMEI | (COIILIIIU <del>C</del> U) | ŧ. | | PS# | Primary pin name | Pin<br>width | Voltage domain | Recommended value | Current<br>max | Typical current (A) | Max<br>(A) | Note | | |--------|------------------|--------------|--------------------------|-------------------|----------------|---------------------|------------|------|---| | SD | SVDD | _ | SerDes Core logic supply | 1.0V | _ | 0.144 | 0.144 | _ | | | J JD | XVDD | _ | SerDes I/O supply | 1.5V | _ | 0.058 | 0.058 | _ | | | | AVDD_CORE0 | _ | Core 0 PLL supply | | _ | | | _ | | | | AVDD_CORE1 | _ | Core 1 PLL supply | | | _ | | | _ | | | AVDD_DSP | _ | DSP PLL supply | | | | _ | | | | Analog | AVDD_PLAT | _ | Platform PLL supply | 1.0V | _ | 0.005 | 0.015 | _ | | | Analog | AVDD_D1_DDR | _ | DDR PLL supply | 1.00 | _ | 0.005 | 0.015 | _ | | | | AVDD_D2_DDR | _ | DDR PLL supply | | _ | | | | | | | SDAVDD1 | _ | SerDes PLL supply | ] | | | | _ | | | | SDAVDD2 | _ | SerDes PLL supply | | _ | | | _ | | #### Note: # 2.7 Input Clocks This section provides information about the system clock specifications, spread spectrum sources, real time clock specifications, TDM clock specifications, and other input sources. # 2.7.1 System Clock and DDR Clock Specifications This table provides the system clock (SYSCLK) and DDR clock (DDRCLK) 3.3 V DC specifications. ## Table 11. SYSCLK/DDRCLK DC Electrical Characteristics At recommended operating conditions with $OV_{DD}$ = 3.3 V $\pm$ 165 mV | Parameter | Symbol | Min | Typical | Max | Unit | Note | |-----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.8 | V | 1 | | Input capacitance | C <sub>IN</sub> | _ | 7 | 15 | pf | _ | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DDC)</sub> | I <sub>IN</sub> | _ | _ | ±50 | μΑ | 2 | #### Note - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 3. - 2. The symbol $\rm V_{IN},$ in this case, represents the $\rm OV_{IN}$ symbol referenced in Table 3. This table provides the system clock (SYSCLK) and DDR clock (DDRCLK) AC timing specifications. ## Table 12. SYSCLK/DDRCLK AC Timing Specifications At recommended operating conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |---------------------|---------------------|-----|-----|-----|------|------| | SYSCLK frequency | f <sub>SYSCLK</sub> | 66 | | 100 | MHz | 1, 2 | ### BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 <sup>&</sup>lt;sup>1</sup> For DDR typical, it is 40% DIMM utilization. <sup>&</sup>lt;sup>2</sup> For DDR max, it is 75% DIMM utilization. <sup>&</sup>lt;sup>3</sup> For I/O with different possible voltages, the currents listed above are for the higher voltage. ## Table 12. SYSCLK/DDRCLK AC Timing Specifications (continued) At recommended operating conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |-------------------------------------------------|-----------------------------------------------|-----|-----|-------|------|------| | SYSCLK cycle time | t <sub>SYSCLK</sub> | 7.5 | _ | 10 | ns | 1, 2 | | DDRCLK frequency | f <sub>DDRCLK</sub> | 66 | _ | 166 | MHz | 1 | | DDRCLK cycle time | t <sub>DDRCLK</sub> | 6.0 | _ | 15.15 | ns | 1 | | SYSCLK/DDRCLK duty cycle | t <sub>KHK</sub> / t <sub>SYSCLK/DDRCLK</sub> | 40 | _ | 60 | % | 2 | | SYSCLK/DDRCLK slew rate | _ | 1 | _ | 4 | V/ns | 3 | | SYSCLK/DDRCLK peak period jitter | _ | _ | _ | ± 150 | ps | _ | | SYSCLK/DDRCLK jitter phase noise at –56 dBc | _ | _ | _ | 500 | kHz | 4 | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | ΔV <sub>AC</sub> | 1.9 | _ | _ | V | _ | #### Note: - Caution: The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency do not exceed their respective maximum or minimum operating frequencies. - 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2. - 3. Slew rate as measured from $\pm 0.3~\Delta V_{AC}$ at the center of peak to peak voltage at clock input. - 4. Phase noise is calculated as FFT of TIE jitter. # 2.7.2 DSP Clock (DSPCLKIN) Specifications This table provides the DSP clock (DSPCLKIN) 3.3 V DC specifications. ### **Table 13. DSPCLKIN DC Electrical Characteristics** At recommended operating conditions with $OV_{DD}$ = 3.3 V $\pm$ 165 mV | Parameter | Symbol | Min | Typical | Max | Unit | Note | |-----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | 1 | | Input low voltage | $V_{IL}$ | _ | _ | 0.8 | V | 1 | | Input capacitance | C <sub>IN</sub> | _ | 7 | 15 | pf | _ | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DDC)</sub> | I <sub>IN</sub> | _ | _ | ±50 | μΑ | 2 | #### Note: - 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 3. This table provides the DSP clock (DSPCLKIN) AC timing specifications. ## **Table 14. DSPCLKIN AC Timing Specifications** At recommended operating conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |---------------------|----------------------------------------|-----|---------|-----|------|------| | DSPCLKIN frequency | f <sub>SYSCLK</sub> | 66 | _ | 133 | MHz | 1, 2 | | DSPCLKIN cycle time | t <sub>SYSCLK</sub> | 7.5 | _ | 10 | ns | 1, 2 | | DSPCLKIN duty cycle | t <sub>KHK</sub> / t <sub>SYSCLK</sub> | 40 | _ | 60 | % | 2 | | DSPCLKIN slew rate | _ | 1 | _ | 4 | V/ns | 3 | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ### **Table 14. DSPCLKIN AC Timing Specifications (continued)** At recommended operating conditions with $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |-------------------------------------------------|-----------------|-----|---------|------|------|------| | DSPCLKIN peak period jitter | _ | _ | _ | ±150 | ps | _ | | DSPCLKIN jitter phase noise at -56 dBc | _ | _ | _ | 500 | kHz | 4 | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _ | _ | V | _ | #### Note: - 1. **Caution:** The relevant clock ratio settings must be chosen such that the resulting DSPCLKIN frequency do not exceed their respective maximum or minimum operating frequencies. - 2. Measured at the rising edge and/or the falling edge at $OV_{DD}/2$ . - 3. Slew rate as measured from $\pm 0.3 \,\Delta V_{AC}$ at the center of peak to peak voltage at clock input. - 4. Phase noise is calculated as FFT of TIE jitter. # 2.7.3 Spread Spectrum Sources Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in this table considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the device is compatible with spread spectrum sources if the recommendations listed in this table are observed. ### **Table 15. Spread Spectrum Clock Source Recommendations** At recommended operating conditions. See Table 3. | Parameter | Min | Max | Unit | Note | |----------------------|-----|-----|------|------| | Frequency modulation | _ | 60 | kHz | _ | | Frequency spread | _ | 1.0 | % | 1, 2 | #### Note: - 1. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 99. - 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device ### **CAUTION** The processor's minimum and maximum SYSCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500 core frequency should avoid violating the stated limits by using down-spreading only. # 2.7.4 Real Time Clock Specifications The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the CCB clock. That is, minimum clock high time is $2 \times t_{CCB}$ , and minimum clock low time is $2 \times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed. # 2.7.5 RF Parallel Interface Clock Specifications The following table lists the RF parallel interface clock DC electrical characteristics. Table 16. RF Parallel Reference Clock DC Electrical Characteristics | Parameter | Symbol | Min | Typical | Max | Unit | Note | |-----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | _ | 0.8 | V | 1 | | Input capacitance | C <sub>IN</sub> | _ | 7 | 15 | С | _ | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DDC)</sub> | I <sub>IN</sub> | _ | _ | ±50 | μΑ | 2 | ### Note: - 1. The max $V_{IH}$ , and min $V_{IL}$ values can be found in Table 3. - 2. The symbol $V_{\text{IN}}$ , in this case, represents the $OV_{\text{IN}}$ symbol referenced in Table 3. The following table lists the RF parallel interface clock AC electrical characteristics. Table 17. RF Parallel Reference Clock AC Electrical Characteristics At recommended operating conditions with OV $_{DD}$ = 3.3 V $\pm$ 165 mV | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |-------------------------------------------------|--------------------------------------------|-----|---------|------|------|------| | ANTn_REF_CLK frequency | f <sub>ANT_REF_CLK</sub> | _ | 19.2 | _ | MHz | _ | | ANTn_REF_CLK cycle time | t <sub>ANT_REF_CLK</sub> | _ | 52 | _ | ns | _ | | ANTn_REF_CLK duty cycle | t <sub>KHK</sub> /t <sub>ANT_REF_CLK</sub> | 48 | 50 | 52 | % | _ | | ANTn_REF_CLK slew rate | _ | 1 | _ | 4 | V/ns | 1 | | ANTn_REF_CLK peak period jitter | _ | _ | _ | ±100 | ps | _ | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _ | _ | V | _ | #### Note: # 2.7.6 Other Input Clocks A description of the overall clocking of this device is available in the BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manual in the form of a clock subsystem block diagram. For information about the input clock requirements of other functional blocks such as SerDes, Ethernet Management, eSDHC, and IFC, see the specific interface section. ## 2.8 DDR3 and DDR3L SDRAM Controller This section describes the DC and AC electrical specifications for the DDR3 and DDR3L SDRAM controller interface. Note that the required GV<sub>DD</sub>(typ) voltage is 1.5 V and 1.35 V when interfacing to DDR3 or DDR3L SDRAM, respectively. <sup>1.</sup> Slew rate as measured from $\pm 0.3 \Delta V_{AC}$ at the center of peak to peak voltage at clock input. #### 2.8.1 DDR3 and DDR3L SDRAM Interface DC Electrical Characteristics This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM. ### **Table 18. DDR3 SDRAM Interface DC Electrical Characteristics** At recommended operating condition with $GV_{DD} = 1.5 \text{ V}^1$ | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|-----------------|-------------------------------------|-------------------------|------|---------| | I/O reference voltage | MVREF <i>n</i> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | 2, 3, 4 | | Input high voltage | V <sub>IH</sub> | MVREF <i>n</i> + 0.100 | GV <sub>DD</sub> | V | 5 | | Input low voltage | V <sub>IL</sub> | GND | MVREF <i>n</i> - 0.100 | V | 5 | | I/O leakage current | l <sub>OZ</sub> | -50 | 50 | μΑ | 6 | #### Note: - 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to 0.5 × GV<sub>DD</sub> and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MVREF*n* may not exceed ±1% of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREF n with a min value of MVREF n - 0.04 and a max value of MVREF n + 0.04. $V_{TT}$ should track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREF*n* must be able to supply up to125 μA current. - 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models. - 6. Output leakage is measured with all outputs disabled, 0 V $\leq$ V<sub>OUT</sub> $\leq$ GV<sub>DD</sub>. This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3L SDRAM. Table 19. DDR3L SDRAM Interface DC Electrical Characteristics At recommended operating condition with $GV_{DD} = 1.35 V^{1}$ | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------|-----------------|-------------------------------------|-------------------------|------|---------| | I/O reference voltage | MVREF <i>n</i> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | 2, 3, 4 | | Input high voltage | V <sub>IH</sub> | MVREFn + 0.090 | GV <sub>DD</sub> | V | 5 | | Input low voltage | V <sub>IL</sub> | GND | MVREF <i>n</i> - 0.090 | V | 5 | | Output high current (V <sub>OUT</sub> = 0.641 V) | I <sub>OH</sub> | _ | -23.3 | mA | 6, 7 | | Output low current (V <sub>OUT</sub> = 0.641 V) | I <sub>OL</sub> | 23.3 | _ | mA | 6, 7 | | I/O leakage current | l <sub>OZ</sub> | <b>–</b> 50 | 50 | μΑ | 8 | ### Table 19. DDR3L SDRAM Interface DC Electrical Characteristics (continued) At recommended operating condition with $GV_{DD} = 1.35 \text{ V}^1$ | Parameter | Symbol | Min | Max | Unit | Note | |-----------|--------|-----|-----|------|------| |-----------|--------|-----|-----|------|------| #### Note: - GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to $0.5 \times \text{GV}_{DD}$ and to track $\text{GV}_{DD}$ DC variations as measured at the receiver.Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of $\text{GV}_{DD}$ (i.e. $\pm 13.5$ mV). - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. V<sub>TT</sub> should track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREFn must be able to supply up to125 μA current. - 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models. - IOH and IOL are measured at GV<sub>DD</sub> = 1.282 V - 7. See the IBIS model for the complete output IV curve characteristics. - 8. Output leakage is measured with all outputs disabled, 0 V $\leq$ V<sub>OUT</sub> $\leq$ GV<sub>DD</sub>. This table provides the DDR controller interface capacitance for DDR3. ### **Table 20. DDR3 SDRAM Capacitance** At recommended operating conditions with $GV_{DD}$ of 1.5 V ± 5% for DDR3 or 1.35 V ± 5% for DDR3L. | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------|------------------|-----|-----|------|------| | Input/output capacitance: DQ, DQS, DQS_B | C <sub>IO</sub> | 6 | 8 | pF | _ | | Delta input/output capacitance: DQ, DQS, DQS_B | C <sub>DIO</sub> | _ | 0.5 | pF | _ | This table provides the current draw characteristics for MVREF*n*. ### Table 21. Current Draw Characteristics for MVREFn For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------|--------------------|-----|-----|------|------| | Current draw for DDR3 SDRAM for MVREFn | I <sub>MVREF</sub> | _ | 700 | μΑ | _ | | Current draw for DDR3L SDRAM for MVREFn | I <sub>MVREF</sub> | _ | 700 | μΑ | _ | #### DDR3 and DDR3L SDRAM Interface AC Timing Specifications 2.8.2 This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports DDR3 and DDR3L memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.5 V when interfacing to DDR3 SDRAM, and the required GV<sub>DD</sub>(typ) voltage is 1.35 V when interfacing to DDR3L SDRAM. #### 2.8.2.1 DDR3 and DDR3L SDRAM Interface Input AC Timing Specifications This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM. ## Table 22. DDR3 SDRAM Interface Input AC Timing Specifications For recommended operating conditions, see Table 3. | Para | meter | Symbol | Min | Max | Unit | Note | |-----------------------|----------------------------------------------|-------------------|--------------------------------------------------|----------------------------------|------|------| | AC input low voltage | > 1200 MHz data rate<br>≤ 1200 MHz data rate | | _ | MVREFn – 0.150<br>MVREFn – 0.175 | V | _ | | AC input high voltage | > 1200 MHz data rate<br>≤ 1200 MHz data rate | V <sub>IHAC</sub> | MVREF <i>n</i> + 0.150<br>MVREF <i>n</i> + 0.175 | | V | _ | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3L SDRAM. ## Table 23. DDR3L SDRAM Interface Input AC Timing Specifications For recommended operating conditions, see Table 3. | Parar | neter | Symbol | Min | Max | Unit | Note | |-----------------------|----------------------------------------------|-------------------|--------------------------------------------------|--------------------------------------------------|------|------| | AC input low voltage | > 1067 MHz data rate<br>≤ 1067 MHz data rate | | | MVREF <i>n</i> – 0.135<br>MVREF <i>n</i> – 0.160 | ٧ | | | AC input high voltage | > 1067 MHz data rate<br>≤ 1067 MHz data rate | V <sub>IHAC</sub> | MVREF <i>n</i> + 0.135<br>MVREF <i>n</i> + 0.160 | 1 | V | | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3/3L SDRAM. ### Table 24. DDR3 and DDR3L SDRAM Interface Input AC Timing Specifications At recommended operating conditions with GV $_{DD}$ of 1.5 V $\pm$ 5% for DDR3 or 1.35 V $\pm$ 5% for DDR3L. | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------|---------------------|--------|-------|------|------| | Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | _ | _ | ps | 1 | | 1333 MHz data rate | | -125 | 125 | | | | 1200 MHz data rate | | -147.5 | 147.5 | | | | 1066 MHz data rate | | -170 | 170 | | | | 800 MHz data rate | | -200 | 200 | | | | 667 MHz data rate | | -240 | 240 | | | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 67 ### Table 24. DDR3 and DDR3L SDRAM Interface Input AC Timing Specifications (continued) At recommended operating conditions with GV<sub>DD</sub> of 1.5 V $\pm$ 5% for DDR3 or 1.35 V $\pm$ 5% for DDR3L. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------|---------------------|--------------|-----|------|------| | Tolerated Skew for MDQS—MDQ/MECC | t <sub>DISKEW</sub> | _ | _ | ps | 2 | | 1333 MHz data rate | | -250 | 250 | | | | 1200 MHz data rate | | -275 | 275 | | | | 1066 MHz data rate | | -300 | 300 | | | | 800 MHz data rate | | -425 | 425 | | | | 667 MHz data rate | | <b>–</b> 510 | 510 | | | #### Note: - 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T ÷ 4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>. This figure shows the DDR3 and DDR3L SDRAM interface input timing diagram. Figure 9. DDR3 and DDR3L SDRAM Interface Input Timing Diagram # 2.8.2.2 DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications This table contains the output AC timing targets for the DDR3 and DDR3L SDRAM interface. ### Table 25. DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications At recommended operating conditions with $GV_{DD}$ of 1.5 V $\pm$ 5% for DDR3 or 1.35 V $\pm$ 5% for DDR3L. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |-------------------|---------------------|-----|-----|------|------| | MCK[n] cycle time | t <sub>MCK</sub> | 1.5 | 3 | ns | 2 | ## Table 25. DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications (continued) At recommended operating conditions with GV $_{DD}$ of 1.5 V $\pm$ 5% for DDR3 or 1.35 V $\pm$ 5% for DDR3L. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |-------------------------------------------|---------------------|--------|-------|------|------| | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | 3 | | 1333 MHz data rate | | 0.606 | _ | | | | 1200 MHz data rate | | 0.675 | _ | | | | 1066 MHz data rate | | 0.744 | _ | | | | 800 MHz data rate | | 0.917 | _ | | | | 667 MHz data rate | | 1.10 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | 3 | | 1333 MHz data rate | | 0.606 | _ | | | | 1200 MHz data rate | | 0.675 | _ | | | | 1066 MHz data rate | | 0.744 | _ | | | | 800 MHz data rate | | 0.917 | _ | | | | 667 MHz data rate | | 1.10 | _ | | | | MCS[n]_B output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | 3 | | 1333 MHz data rate | | 0.606 | _ | | | | 1200 MHz data rate | | 0.675 | _ | | | | 1066 MHz data rate | | 0.744 | _ | | | | 800 MHz data rate | | 0.917 | _ | | | | 667 MHz data rate | | 1.10 | _ | | | | MCS[n]_B output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | 3 | | 1333 MHz data rate | | 0.606 | _ | | | | 1200 MHz data rate | | 0.675 | _ | | | | 1066 MHz data rate | | 0.744 | _ | | | | 800 MHz data rate | | 0.917 | _ | | | | 667 MHz data rate | | 1.10 | _ | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | | | ns | 4 | | ≥ 1066 MHz data rate | | -0.245 | 0.245 | | | | 800 MHz data rate | | -0.375 | 0.375 | | | | 667 MHz data rate | | -0.6 | 0.6 | | | ### Table 25. DDR3 and DDR3L SDRAM Interface Output AC Timing Specifications (continued) At recommended operating conditions with $GV_{DD}$ of 1.5 V $\pm$ 5% for DDR3 or 1.35 V $\pm$ 5% for DDR3L. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |------------------------------------------------|---------------------------------------------|------------------------|------------------------|------|------| | MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> | | | ps | 5 | | 1333 MHz data rate | | 250 | _ | | | | 1200 MHz data rate | | 275 | _ | | | | 1066 MHz data rate | | 300 | _ | | | | 800 MHz data rate | | 375 | _ | | | | 667 MHz data rate | | 450 | _ | | | | MDQ/MECC/MDM output hold with respect to MDQS | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | | | ps | 5 | | 1333 MHz data rate | | 250 | _ | | | | 1200 MHz data rate | | 275 | _ | | | | 1066 MHz data rate | | 300 | _ | | | | 800 MHz data rate | | 375 | _ | | | | 667 MHz data rate | | 450 | _ | | | | MDQS preamble | t <sub>DDKHMP</sub> | 0.9 × t <sub>MCK</sub> | _ | ns | _ | | MDQS postamble | t <sub>DDKHME</sub> | $0.4 \times t_{MCK}$ | 0.6 × t <sub>MCK</sub> | ns | _ | #### Note: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK\_B and MDQS/MDQS\_B referenced measurements are made from the crossing of the two signals. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK\_B, MCS\_B, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the BSC9132 QorlQ Qonverge Multicore Baseband Processor Reference Manual for a description and explanation of the timing modifications enabled by use of these bits. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. ## NOTE For the ADDR/CMD setup and hold specifications in Table 25, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle. This figure shows the DDR3 and DDR3L SDRAM interface output timing for the MCK to MDQS skew measurement $(t_{DDKHMH})$ . Figure 10. t<sub>DDKHMH</sub> Timing Diagram This figure shows the DDR3 and DDR3L SDRAM output timing diagram. Figure 11. DDR3 and DDR3L Output Timing Diagram This figure provides the AC test load for the DDR3 and DDR3Lcontroller bus. Figure 12. DDR3 and DDR3L Controller Bus AC Test Load ## 2.8.2.3 DDR3 and DDR3L SDRAM Differential Timing Specifications This section describes the DC and AC differential timing specifications for the DDR3 SDRAM controller interface. Figure 13 shows the differential timing specification. Figure 13. DDR3, and DDR3L SDRAM Differential Timing Specifications ### NOTE VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as MCK B or MDQS B). This table provides the DDR3 differential specifications for the differential signals MDQS/MDQS B and MCK/MCK B. **Table 26. DDR3 SDRAM Differential Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------|-------------------|--------------------------------------------|--------------------------------------------|------|------| | Input AC Differential Cross-Point Voltage | V <sub>IXAC</sub> | $0.5 \times \text{GV}_{\text{DD}} - 0.150$ | $0.5 \times \text{GV}_\text{DD} + 0.150$ | V | 1 | | Output AC Differential Cross-Point Voltage | V <sub>OXAC</sub> | $0.5 \times GV_{DD} - 0.115$ | $0.5 \times \text{GV}_{\text{DD}} + 0.115$ | V | 1 | ### Note: 1. I/O drivers are calibrated before making measurements. This table provides the DDR3 differential specifications for the differential signals MDQS/MDQS B and MCK/MCK B. **Table 27. DDR3L SDRAM Differential Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------|-------------------|--------------------------------------------|--------------------------------------------|------|------| | Input AC Differential Cross-Point Voltage | V <sub>IXAC</sub> | $0.5\times GV_{DD}-0.135$ | $0.5 \times \text{GV}_{\text{DD}} + 0.135$ | V | 1 | | Output AC Differential Cross-Point Voltage | V <sub>OXAC</sub> | $0.5 \times \text{GV}_{\text{DD}} - 0.105$ | $0.5 \times \text{GV}_{\text{DD}} + 0.105$ | V | 1 | ### Note: 1. I/O drivers are calibrated before making measurements. # 2.9 eSPI This section describes the DC and AC electrical specifications for the SPI. # 2.9.1 eSPI1 DC Electrical Characteristics This table provides the DC electrical characteristics for the eSPI1 on the device operating on a 3.3 V power supply. # Table 28. eSPI1 DC Electrical Characteristics (CV<sub>DD</sub> = 3.3 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±10 | μΑ | 2 | | Output high voltage (I <sub>OH</sub> = -6.0 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (I <sub>OL</sub> = 6.0 mA) | V <sub>OL</sub> | _ | 0.5 | V | _ | | Output low voltage (IOL = 3.2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: This table provides the DC electrical characteristics for the eSPI1 and eSPI2 on the device operating on a 1.8 V power supply. # Table 29. eSPI DC Electrical Characteristics (CV<sub>DD</sub>, X2V<sub>DD</sub> = 1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ CV <sub>DD</sub> /X2V <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | 2, 3 | | Output high voltage (I <sub>OH</sub> = -6.0 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (I <sub>OL</sub> = 6.0 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | ### Note: # 2.9.2 eSPI1 AC Timing Specifications This table provides the eSPI1 input and output AC timing specifications. ### Table 30. eSPI1 AC Timing Specifications For recommended operating conditions, see Table 3. | Characteristic | Symbol <sup>1</sup> | Min | Max | Unit | Note | |-----------------------------------------------------|---------------------|--------------------------------------|-----|------|------| | eSPI outputs—Master data (internal clock) hold time | t <sub>NIKHOX</sub> | 0.5 + (t <sub>PLATFORM_CLK</sub> /2) | _ | ns | 2 | | | | ('PLATFORM_CLK'2) | | | | ## BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 $<sup>^{1}</sup>$ The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 3. $<sup>^2</sup>$ The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Section 2.1.2, "Recommended Operating Conditions." <sup>&</sup>lt;sup>1</sup> The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 3. $<sup>^{2}</sup>$ The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Section 2.1.2, "Recommended Operating Conditions." <sup>&</sup>lt;sup>3</sup> eSPI1 is powered on CV<sub>DD</sub>, SPI2 is on X2V<sub>DD</sub> (see Table 3). ### Table 30. eSPI1 AC Timing Specifications (continued) For recommended operating conditions, see Table 3. | Characteristic | Symbol <sup>1</sup> | Min | Max | Unit | Note | |-----------------------------------------------------------|----------------------|-----|--------------------------------------|------|------| | eSPI outputs—Master data (internal clock) delay | t <sub>NIKHOV</sub> | _ | 6.0 + (t <sub>PLATFORM_CLK</sub> /2) | ns | 2 | | SPI_CS outputs—Master data (internal clock) hold time | t <sub>NIKHOX2</sub> | 0 | _ | ns | 2 | | SPI_CS outputs—Master data (internal clock) delay | t <sub>NIKHOV2</sub> | _ | 6.0 | ns | 2 | | eSPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub> | 5 | _ | ns | _ | | eSPI inputs—Master data (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | _ | ns | _ | #### Note: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{NIKHOV}$ symbolizes the NMSI outputs internal timing (NI) for the time $t_{SPI}$ memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V). - 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. This figure provides the AC test load for eSPI1. Figure 14. eSPI1 AC Test Load This figure represents the AC timing from Table 30 in master mode (internal clock). Note that although the specifications are generally refer to the rising edge of the clock, Figure 14 also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on eSPI1. Figure 15. eSPI1 AC Timing in Master Mode (Internal Clock) Diagram # **2.10 DUART** This section describes the DC and AC electrical specifications for the DUART interfaces. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # 2.10.1 DUART DC Electrical Characteristics Table 31 and Table 33 provide the DC electrical characteristics for the two DUARTs on the device, which correspond to four UART interfaces. DUART1 is powered by OV<sub>DD</sub>, while DUART2 is powered by the CV<sub>DD</sub>. This table provides the DC timing parameters for the DUART interface operating from a 3.3 V power supply. # Table 31. DUART DC Electrical Characteristics (OV<sub>DD</sub>, CV<sub>DD</sub> = 3.3 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current $(OV_{IN}/CV_{IN} = 0 \text{ V or } OV_{IN}/CV_{IN} = OV_{DD}/CV_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (OV <sub>DD</sub> /CV <sub>DD</sub> = mn, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> /CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}/CV_{IN}$ values found in Figure 3. - 2. Note that the symbol OV<sub>IN</sub>/CV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Figure 3. This table provides the DC timing parameters for the DUART interface operating from a 1.8 V power supply. # Table 32. DUART DC Electrical Characteristics (CV<sub>DD</sub> = 1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (CV <sub>IN</sub> = 0 V or CV <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (CV <sub>DD</sub> = mn, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Figure 3. - 2. Note that the symbol CV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Figure 3. # 2.10.2 DUART AC Electrical Specifications This table provides the AC timing parameters for the DUART interface. ### **Table 33. DUART AC Timing Specifications** | Parameter | Value | Unit | Note | |-------------------|---------------------|------|------| | Minimum baud rate | CCB clock/1,048,576 | baud | 1 | | Maximum baud rate | CCB clock/16 | baud | 2 | | Oversample rate | 16 | _ | 3 | #### Note: - 1. CCB clock refers to the platform clock. - 2. Actual attainable baud rate is limited by the latency of interrupt processing. - 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. # 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) This section provides the AC and DC electrical characteristics for enhanced three-speed Ethernet10/100/1000 controller and MII management. # 2.11.1 SGMII Interface Electrical Characteristics For SGMII interface electrical characteristics, see Section 2.20, "High-Speed Serial Interface (HSSI) DC Electrical Characteristics." # 2.11.2 MII Management # 2.11.2.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 3.3 V and 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in Table 34 and Table 35. ## **Table 34. MII Management DC Electrical Characteristics** At recommended operating conditions with $LV_{DD} = 3.3 \text{ V}$ . | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------|-----------------|------|------------------------|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | _ | | Input low voltage | $V_{IL}$ | _ | 0.90 | V | _ | | Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | _ | 40 | μА | 1 | | Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | I <sub>IL</sub> | -600 | _ | μА | 1 | | Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | $V_{OH}$ | 2.4 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | $V_{OL}$ | GND | 0.4 | V | _ | #### Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3. ### **Table 35. MII Management DC Electrical Characteristics** At recommended operating conditions with $LV_{DD} = 2.5 \text{ V}$ . | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------|-----------------|-----------|------------------------|------|------| | Input high voltage | V <sub>IH</sub> | 1.70 | LV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.70 | V | _ | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ,) | I <sub>IH</sub> | _ | 10 | μΑ | 1, 2 | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -15 | _ | μΑ | _ | | Output high voltage (LV <sub>DD</sub> = Min, IOH = -1.0 mA) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | _ | #### Note: - 1. EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>. - 2. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 3. # 2.11.2.2 MII Management AC Electrical Specifications This table provides the MII management AC timing specifications. **Table 36. MII Management AC Timing Specifications** | Parameter | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Note | |----------------------------|---------------------|--------------------------------|-----|--------------------------------|------|------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | 2 | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (16*t <sub>plb_clk</sub> ) - 3 | _ | (16*t <sub>plb_clk</sub> ) + 3 | ns | 3, 4 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | #### Note: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC). - 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods $\pm 3$ ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns $\pm 3$ ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns $\pm 3$ ns. - 4. $t_{\text{plb\_clk}}$ is the platform (CCB) clock. This figure shows the MII management interface timing diagram. Figure 16. MII Management Interface Timing Diagram # 2.11.3 eTSEC IEEE Std 1588 Electrical Specifications # 2.11.3.1 eTSEC IEEE Std 1588 DC Specifications This table shows IEEE Std 1588 DC electrical characteristics when operating at $LV_{DD} = 3.3 \text{ V}$ supply. # Table 37. eTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 3.3 V) For recommended operating conditions with $LV_{DD} = 3.3 \text{ V}$ . | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | 2 | | Input low voltage | V <sub>IL</sub> | _ | 0.9 | V | 2 | | Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | _ | 40 | μΑ | 1 | | Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | I <sub>IL</sub> | -600 | _ | μΑ | 1 | | Output high voltage (LV <sub>DD</sub> = Min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 3. - 2. The symbol $V_{\text{IN}}$ , in this case, represents the $LV_{\text{IN}}$ symbols referenced in Table 2 and Table 3. This table shows the IEEE 1588 DC electrical characteristics when operating at $LV_{DD} = 2.5$ V supply. # Table 38. eTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 2.5 V) For recommended operating conditions with $LV_{DD} = 2.5 \text{ V}$ | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | _ | # Table 38. eTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 2.5 V) (continued) For recommended operating conditions with $LV_{DD} = 2.5 V$ | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, $I_{OL}$ = 1.0 mA) | V <sub>OL</sub> | 1 | 0.40 | V | 1 | #### Note: - 1. The min VILand max VIH values are based on the respective min and max LVIN values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3. #### 2.11.3.2 eTSEC IEEE Std 1588 AC Specifications This table provides the IEEE Std 1588 AC timing specifications. ## Table 39. eTSEC IEEE 1588 AC Timing Specifications For recommended operating conditions, see Table 3 | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------|---------------------------------------------------------|-----------------------------|-----|------------------------|------|------| | TSEC_1588_CLK clock period | t <sub>T1588CLK</sub> | 5 | _ | T <sub>RX_CLK</sub> *7 | ns | 1, 3 | | TSEC_1588_CLK duty cycle | t <sub>T1588</sub> CLKH<br>/t <sub>T1588</sub> CLK | 40 | 50 | 60 | % | _ | | TSEC_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub> | _ | _ | 250 | ps | _ | | Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588CLKINR</sub> | 1.0 | _ | 2.0 | ns | _ | | Fall time eTSEC_1588_CLK (80%-20%) | t <sub>T1588</sub> CLKINF | 1.0 | _ | 2.0 | ns | _ | | TSEC_1588_CLK_OUT clock period | t <sub>T1588CLKOUT</sub> | 2 x t <sub>T1588CLK</sub> | _ | _ | ns | _ | | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588</sub> CLКОТН<br>/t <sub>T1588</sub> CLКОUТ | 30 | 50 | 70 | % | _ | | TSEC_1588_PULSE_OUT | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_TRIG_IN pulse width | t <sub>T1588</sub> TRIGH | 2*t <sub>T1588CLK_MAX</sub> | _ | _ | ns | 2 | ## Note: - 1.T<sub>RX CLK</sub> is the max clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manual for a description of TMR\_CTRL registers. - 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manualfor a description of TMR\_CTRL registers. - 3. The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of T<sub>RX-CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 2800, 280, and 56 ns respectively. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Figure 17 shows the data and command output AC timing diagram. eTSEC IEEE 1588 Output AC timing: The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge. Figure 17. eTSEC IEEE 1588 Output AC Timing This figure shows the data and command input AC timing diagram. Figure 18. eTSEC IEEE 1588 Input AC Timing # 2.12 USB This section provides the AC and DC electrical specifications for the USB interface. # 2.12.1 USB DC Electrical Characteristics This table provides the DC electrical characteristics for the ULPI interface when operating at 3.3 V. # Table 40. USB DC Electrical Characteristics (CV<sub>DD</sub>/X2V<sub>DD</sub> = 3.3 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current $(CV_{IN}/X2V_{IN} = 0 \text{ V or } CV_{IN}/X2V_{IN} = CV_{DD}/X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage $(CV_{DD}/X2V_{DD} = min, I_{OH} = -2 mA)$ | V <sub>OH</sub> | 2.8 | _ | V | _ | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # Table 40. USB DC Electrical Characteristics (CV<sub>DD</sub>/X2V<sub>DD</sub> = 3.3 V) (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Output low voltage (CV <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.3 | V | _ | #### Note - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}/X2V_{IN}$ values found in Table 3. - Note that the symbol CV<sub>IN</sub> and X2V<sub>IN</sub> represent the input voltage of the power supplies. See Table 3. This table provides the DC electrical characteristics for the ULPI interface when operating at 1.8 V. # Table 41. USB DC Electrical Characteristics (CV<sub>DD</sub>/X2V<sub>DD</sub> = 1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current $(CV_{IN}/X2V_{IN} = 0 \text{ V or } CV_{IN}/X2V_{IN} = CV_{DD}/X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (CV <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (CV <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}/X2V_{IN}$ values found in Table 3. - 2. Note that the symbol CV<sub>IN</sub>/X2V<sub>IN</sub> represents the input voltage of the supply. See Table 3. # 2.12.2 USB AC Electrical Specifications This table describes the general timing parameters of the USB interface of the device. ## **Table 42. USB General Timing Parameters (ULPI Mode)** For recommended operating conditions, see Table 3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |----------------------------------------|---------------------|-----|-----|------|------------| | USB clock cycle time | t <sub>USCK</sub> | 15 | _ | ns | 2, 3, 4, 5 | | Input setup to USB clock—all inputs | t <sub>USIVKH</sub> | 4 | _ | ns | 2, 3, 4, 5 | | input hold to USB clock—all inputs | t <sub>USIXKH</sub> | 1 | _ | ns | 2, 3, 4, 5 | | USB clock to output valid—all outputs | t <sub>USKHOV</sub> | _ | 7 | ns | 2, 3, 4, 5 | | Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2 | _ | ns | 2, 3, 4, 5 | ## Table 42. USB General Timing Parameters (ULPI Mode) (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |-----------|---------------------|-----|-----|------|------| |-----------|---------------------|-----|-----|------|------| #### Note: - 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to USB clock. - All signals are measured from BV<sub>DD</sub>/2 of the rising edge of the USB clock to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3 V signaling levels. - 4. Input timings are measured at the pin. - 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification. Figure 19 and Figure 20 provide the USB AC test load and signals, respectively. Figure 19. USB AC Test Load This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications. Table 43. USB\_CLK\_IN AC Timing Specifications | Parameter/Condition | Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------| | Frequency range | Steady state | f <sub>USB_CLK_IN</sub> | 59.97 | 60 | 60.03 | MHz | | Clock frequency tolerance | _ | t <sub>CLK_TOL</sub> | -0.05 | 0 | 0.05 | % | | Reference clock duty cycle | Measured at 1.6 V | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | | Total input jitter/time interval error | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub> | _ | _ | 200 | ps | # 2.13 Integrated Flash Controller (IFC) This section describes the DC and AC electrical specifications for the integrated flash controller. # 2.13.1 IFC DC Electrical Characteristics This table provides the DC electrical characteristics for the integrated flash controller when operating at $BV_{DD} = 3.3 \text{ V}$ . Table 44. Integrated Flash Controller DC Electrical Characteristics (3.3 V) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current $(V_{IN} = 0 \text{ V or } V_{IN} = BV_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.8 | _ | V | _ | | Output low voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | ### Note: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Section 2.1.2, "Recommended Operating Conditions." This table provides the DC electrical characteristics for the integrated flash controller when operating at $BV_{DD} = 2.5 \text{ V}$ . Table 45. Integrated Flash Controller DC Electrical Characteristics (2.5 V) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | 1 | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | _ | V | _ | # Table 45. Integrated Flash Controller DC Electrical Characteristics (2.5 V) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------|-----------------|-----|-----|------|------| | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 3. - 2. The symbol $V_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Section 2.1.2, "Recommended Operating Conditions." This table provides the DC electrical characteristics for the integrated flash controller when operating at $BV_{DD} = 1.8 \text{ V}$ . ## Table 46. Integrated Flash Controller DC Electrical Characteristics (1.8 V) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. The min V<sub>II</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3. - 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions." # 2.13.2 IFC AC Timing Specifications This section describes the AC timing specifications for the integrated flash controller. ## 2.13.2.1 Test Condition This figure provides the AC test load for the integrated flash controller. Figure 21. Integrated Flash Controller AC Test Load # 2.13.2.2 IFC AC Timing Specifications All output signal timings are relative to the falling edge of any IFC\_CLK. The external circuit must use the rising edge of the IFC\_CLKs to latch the data. All input timings are relative to the rising edge of IFC CLKs. This table describes the timing specifications of the integrated flash controller interface. # Table 47. IFC Timing Specifications (BV<sub>DD</sub> = 3.3 V, 2.5 V, and 1.8 V) For recommended operating conditions, see Table 3 | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |--------------------|-------------------------------------|-----|-----|------|------| | IFC_CLK cycle time | t <sub>IBK</sub> | 10 | _ | ns | _ | | IFC_CLK duty cycle | t <sub>IBKH</sub> /t <sub>IBK</sub> | 45 | 55 | % | _ | | Input setup | t <sub>IBIVKH</sub> | 4 | _ | ns | _ | | Input hold | t <sub>IBIXKH</sub> | 1 | _ | ns | _ | | Output delay | t <sub>IBKLOV</sub> | _ | 1.5 | ns | _ | | Output hold | t <sub>IBKLOX</sub> | -2 | _ | ns | 5, 6 | #### Note: - 1. All signals are measured from BV<sub>DD</sub>/2 of rising/falling edge of IFC\_CLK to BV<sub>DD</sub>/2 of the signal in question. - 2. Skew measured between different IFC\_CLK signals at BV<sub>DD</sub>/2. - 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. $t_{\text{IBONOT}}$ is a measurement of the maximum time between the negation of ALE and any change in AD when FTIM0\_CSn[TEAHC] = 0. - 5. Here the negative sign means output transit happens earlier than the falling edge of IFC\_CLK. - 6. Here a convention has been followed in which the more negative/less-positive the number, the smaller the number would be. For example -2 is smaller then -1 and -1 is smaller then 0. So if the min value of this parameter is shown as -2 ns than the for any part parameter's measure will never go to -3ns though it can go to -1 ns. This figure shows the AC timing diagram. Figure 22. Integrated Flash Controller Signals Figure 22 applies to all the controllers that IFC supports. For input signals, the AC timing data is used directly for all controllers. For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. This figure shows how the AC timing diagram applies to GPCM. The same principle also applies to other controllers of IFC. t<sub>aco</sub>, t<sub>rad</sub>, t<sub>eahc</sub>, t<sub>eadc</sub>, t<sub>acse</sub>, t<sub>cs</sub>, t<sub>ch</sub>, t<sub>wp</sub> are programmable. See the *BSC9132 QorlQ Qonverge Multicore Baseband Processor Reference Manual*. Figure 23. GPCM Output Timing Diagram # 2.14 Enhanced Secure Digital Host Controller (eSDHC) This section describes the DC and AC electrical specifications for the eSDHC interface. # 2.14.1 eSDHC DC Electrical Characteristics This table provides the DC electrical characteristics for the eSDHC interface. ### Table 48. eSDHC Interface DC Electrical Characteristics At recommended operating conditions with $BV_{DD} = 3.3 \text{ V}$ or 1.8 V. | Characteristic | Symbol | Condition | Min | Max | Unit | Note | |---------------------|-----------------|---------------------------------------------------|------------------------|------------------------|------|------| | Input high voltage | V <sub>IH</sub> | _ | $0.625 \times BV_{DD}$ | _ | V | 1 | | Input low voltage | $V_{IL}$ | _ | _ | $0.25 \times BV_{DD}$ | ٧ | 1 | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -100 \text{ uA at BV}_{DD} \text{ min}$ | $0.75 \times BV_{DD}$ | _ | ٧ | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 100uA at BV <sub>DD</sub> min | _ | $0.125 \times BV_{DD}$ | V | _ | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA | BV <sub>DD</sub> - 0.2 | _ | V | 2 | <sup>&</sup>lt;sup>2</sup> For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. ## Table 48. eSDHC Interface DC Electrical Characteristics (continued) At recommended operating conditions with $BV_{DD} = 3.3 \text{ V}$ or 1.8 V. | Characteristic | Symbol | Condition | Min | Max | Unit | Note | |------------------------------|----------------------------------|------------------------|-----|-----|------|------| | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | 0.3 | V | 2 | | Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _ | -10 | 10 | uA | _ | #### Note: - 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Figure 3. - 2. Open drain mode for MMC cards only. # 2.14.2 eSDHC AC Timing Specifications This table provides the eSDHC AC timing specifications as defined in Figure 25. ## Table 49. eSDHC AC Timing Specifications At recommended operating conditions with BV<sub>DD</sub> = 3.3 or 1.8 V | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |--------------------------------------------------------|---------------------------------------------|------|-------|------|------| | SD_CLK clock frequency: | f <sub>SFSCK</sub> | | _ | MHz | 2, 4 | | SD/SDIO Full-speed/High-speed mode | | 0 | 25/50 | | | | MMC Full-speed/High-speed mode | | 0 | 20/52 | | | | SD_CLK clock low time—Full-speed/High-speed mode | t <sub>SFSCKL</sub> | 10/7 | _ | ns | 4 | | SD_CLK clock high time—Full-speed/High-speed mode | t <sub>SFSCKH</sub> | 10/7 | _ | ns | 4 | | SD_CLK clock rise and fall times | t <sub>SFSCKR/</sub><br>t <sub>SFSCKF</sub> | _ | 3 | ns | 4 | | Input setup times: SD_CMD, SD_DATx | t <sub>SFSIVKH</sub> | 2.5 | _ | ns | 3, 4 | | Input hold times: SD_CMD, SD_DATx | t <sub>SFSIXKH</sub> | 2.5 | _ | ns | 3, 4 | | Output delay time: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SFSKHOV</sub> | _ | 3 | ns | 4 | | Output delay time: SD_CLK to SD_CMD, SD_DATx hold time | t <sub>SFSKHOX</sub> | -3 | _ | ns | 4 | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. In full speed mode, clock frequency value can be 0–25 MHz for a SD/SDIO card and 0–20 MHz for a MMC card. In high speed mode, clock frequency value can be 0–50 MHz for a SD/SDIO card and 0–52 MHz for a MMC card. - 3. To satisfy setup timing, one way board routing delay between Host and Card, on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 1 ns for any high speed MMC card. For any high speed or default speed mode SD card, the one way board routing delay between Host and Card, on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 1.5 ns. - 4. CCARD $\leq\!10$ pF, (1 card), and CL = CBUS + CHOST + CCARD $\leq\!40$ pF This figure provides the eSDHC clock input timing diagram. Figure 24. eSDHC Clock Input Timing Diagram This figure provides the data and command input/output timing diagram. VM = Midpoint Voltage (BV<sub>DD</sub>/2) Figure 25. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock # 2.15 Programmable Interrupt Controller (PIC) Specifications This section describes the DC and AC electrical specifications for the PIC. # 2.15.1 PIC DC Electrical Characteristics This table provides the DC electrical characteristics for the PIC interface when operating at $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = 3.3 \text{ V}$ . Table 50. PIC DC Electrical Characteristics (3.3 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage ( $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min$ , $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ### Table 50. PIC DC Electrical Characteristics (3.3 V) (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Output low voltage ( $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min$ , $I_{OL} = 2 \text{ mA}$ ) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN}$ values found in Table 3. - 2. Note that the symbol $\text{CV}_{\text{IN}}/\text{OV}_{\text{IN}}/\text{BV}_{\text{IN}}/\text{X1V}_{\text{IN}}/\text{X2V}_{\text{IN}}$ represents the input voltage of the supply. See Table 3. This table provides the DC electrical characteristics for the PIC interface when operating at $LV_{DD}/OV_{DD}/BV_{DD}/CV_{DD} = 2.5 \text{ V}$ . # Table 51. PIC DC Electrical Characteristics (2.5 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.7 | | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | 1 | | Input current ( $CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN} = 0V$ or $CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN} = CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD}$ ) | I <sub>IN</sub> | _ | ±40 | μА | 2 | | Output high voltage ( $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min$ , $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.0 | _ | V | _ | | Output low voltage $(CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min, I_{OL} = 2 mA)$ | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN}$ values found in Table 3. - 2. Note that the symbol $\text{CV}_{\text{IN}}/\text{OV}_{\text{IN}}/\text{BV}_{\text{IN}}/\text{X1V}_{\text{IN}}/\text{X2V}_{\text{IN}}$ represents the input voltage of the supply. See Table 3. This table provides the DC electrical characteristics for the PIC interface when operating at $LV_{DD}/OV_{DD}/BV_{DD}/CV_{DD} = 1.8 \text{ V}$ . ### Table 52. PIC DC Electrical Characteristics (1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current $(CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN} = 0V \text{ or } CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN} = CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μА | 2 | | Output high voltage ( $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min$ , $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 1.35 | _ | V | _ | # Table 52. PIC DC Electrical Characteristics (1.8 V) (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Output low voltage ( $CV_{DD}/OV_{DD}/BV_{DD}/X1V_{DD}/X2V_{DD} = min$ , $I_{OL} = 2 \text{ mA}$ ) | V <sub>OL</sub> | _ | 0.4 | V | _ | - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}/OV_{IN}/BV_{IN}/X1V_{IN}/X2V_{IN}$ values found in Table 3. - 2. Note that the symbol $\text{CV}_{\text{IN}}/\text{OV}_{\text{IN}}/\text{BV}_{\text{IN}}/\text{X1V}_{\text{IN}}/\text{X2V}_{\text{IN}}$ represents the input voltage of the supply. See Table 3. #### 2.15.2 **PIC AC Timing Specifications** This table provides the PIC input and output AC timing specifications. ## **Table 53. PIC Input AC Timing Specifications** For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------|--------------------|-----|-----|--------|------| | PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3 | _ | SYSCLK | 1 | #### Note: 1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs should be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode. # 2.16 JTAG This section describes the AC electrical specifications for the IEEE Std 1149.1™ (JTAG) interface. This section applies to both the Power Architecture and DSP JTAG ports. The BSC9132 has multiple JTAG topology; see Section 3.11, "JTAG Configuration Signals," for details. # 2.16.1 JTAG DC Electrical Characteristics This table provides the JTAG DC electrical characteristics. ## **Table 54. JTAG DC Electrical Characteristics** For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.1 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3 - 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3. # 2.16.2 JTAG AC Timing Specifications This table provides the JTAG AC timing specifications as defined in Figure 26 through Figure 29. # **Table 55. JTAG AC Timing Specifications** For recommended operating conditions see Table 3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |---------------------------------------------------|-----------------------------------|-----|------|------|------| | JTAG external clock frequency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | $t_{\rm JTGR}$ and $t_{\rm JTGF}$ | 0 | 2 | ns | _ | | TRST_B assert time | t <sub>TRST</sub> | 25 | _ | ns | 2 | | Input setup times | t <sub>JTDVKH</sub> | 4 | _ | ns | _ | | Input hold times | t <sub>JTDXKH</sub> | 10 | _ | ns | _ | | Output valid times | t <sub>JTKLDV</sub> | 4 | 10 | ns | 3 | | Output hold times | t <sub>JTKLDX</sub> | 30 | _ | ns | 3 | ## Table 55. JTAG AC Timing Specifications (continued) For recommended operating conditions see Table 3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |----------------------------------------------|---------------------|-----|-----|------|------| | JTAG external clock to output high impedance | t <sub>JTKLDZ</sub> | 4 | 10 | ns | _ | #### Note: - 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 3. All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCI K</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$ load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. This figure provides the AC test load for TDO and the boundary-scan outputs. Figure 26. AC Test Load for the JTAG Interface This figure provides the JTAG clock input timing diagram. Figure 27. JTAG Clock Input Timing Diagram This figure provides the TRST B timing diagram. Figure 28. TRST\_B Timing Diagram BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 93 This figure provides the boundary-scan timing diagram. Figure 29. Boundary-Scan Timing Diagram # 2.17 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the two $I^2C$ interfaces. The input voltage for $I^2C1$ is provided by a $OV_{DD}$ (3.3 V) power supply, while the input voltage for $I^2C2$ is provided by a $CV_{DD}$ (3.3 V/1.8 V) power supply. # 2.17.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating from a 3.3 power supply. # Table 56. $I^2C$ DC Electrical Characteristics ( $CV_{DD} = 3.3 \text{ V}$ ) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Output low voltage | V <sub>OL</sub> | 0 | 0.4 | V | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Input current each I/O pin (input voltage is between 0.1 $\times$ OV $_{DD}$ and 0.9 $\times$ OV $_{DD}(max)$ | I <sub>I</sub> | -10 | 10 | μА | 4 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | ### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 3. - 2. Output voltage (open drain or open collector) condition = 3 mA sink current. - 3. See the BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manual for information on the digital filter used. - 4. I/O pins obstruct the SDA and SCL lines if $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$ is switched off. This table provides the DC timing parameters for the I<sup>2</sup>C interface operating from a 1.8 V power supply. # Table 57. $I^2C$ DC Electrical Characteristics ( $CV_{DD} = 1.8 V$ ) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (CV <sub>IN</sub> = 0 V or CV <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (CV <sub>DD</sub> = mn, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Figure 3. - 2. Note that the symbol ${\rm CV}_{\rm IN}$ represents the input voltage of the supply. It is referenced in Figure 3. # 2.17.2 I<sup>2</sup>C AC Electrical Specifications This table provides the AC timing parameters for the I<sup>2</sup>C interfaces. # Table 58. I<sup>2</sup>C AC Electrical Specifications For recommended operating conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 56) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------------|---------------------|------------------------|-----|------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | 2 | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μS | _ | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μS | _ | | Setup time for a repeated START condition | t <sub>l2SVKH</sub> | 0.6 | _ | μS | _ | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>l2SXKL</sub> | 0.6 | _ | μS | _ | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | _ | | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>l2DXKL</sub> | <u> </u> | _ | μs | 3 | | Data output delay time | t <sub>I2OVKL</sub> | _ | 0.9 | μS | 4 | | Set-up time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μS | _ | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μS | _ | | Noise margin at the LOW level for each connected device (including hysteresis) | $V_{NL}$ | $0.1 \times OV_{DD}$ | _ | V | _ | | Noise margin at the HIGH level for each connected device (including hysteresis) | $V_{NH}$ | 0.2 × OV <sub>DD</sub> | _ | V | _ | | Capacitive load for each bus line | Cb | _ | 400 | pF | _ | # Table 58. I<sup>2</sup>C AC Electrical Specifications (continued) For recommended operating conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 56) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | | |-----------|---------------------|-----|-----|------|------|--| |-----------|---------------------|-----|-----|------|------|--| #### Note: - 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. - 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. See Freescale application note AN2919, "Determining the I2C Frequency Divider Ratio for SCL." - 3. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the device acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the device as transmitter, application note AN2919 referred to in note 4 below is recommended. - 4. The maximum t<sub>I2OVKL</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal. This figure provides the AC test load for the I<sup>2</sup>C. Figure 30. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 31. I<sup>2</sup>C Bus AC Timing Diagram # 2.18 **GPIO** This section describes the DC and AC electrical specifications for the GPIO interface. # 2.18.1 GPIO DC Electrical Characteristics This table provides the DC electrical characteristics for the GPIO interface when operating from 3.3-V supply. ## Table 59. GPIO DC Electrical Characteristics (3.3 V) For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $BV_{IN}$ respective values found in Table 3. - 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3. This table provides the DC electrical characteristics for the GPIO interface when operating from 2.5-V supply. ## Table 60. GPIO DC Electrical Characteristics (2.5 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | 1 | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OH</sub> | 1.7 | _ | V | _ | | Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.7 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $BV_{IN}$ respective values found in Table 3. - 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3. This table provides the DC electrical characteristics for the GPIO interface when operating from 1.8-V supply. ## Table 61. GPIO DC Electrical Characteristics (1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Low-level output voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | ## BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # Table 61. GPIO DC Electrical Characteristics (1.8 V) (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |-----------|--------|-----|-----|------|------| |-----------|--------|-----|-----|------|------| #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $BV_{IN}$ respective values found in Table 3. - 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3. # 2.18.2 GPIO AC Timing Specifications This table provides the GPIO input and output AC timing specifications. ## Table 62. GPIO Input AC Timing Specifications For recommended operating conditions, see Table 3 | Parameter | Symbol | Min | Unit | Note | |---------------------------------|--------------------|-----|------|------| | GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | 1 | #### Note: 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation. This figure provides the AC test load for the GPIO. Figure 32. GPIO AC Test Load # 2.19 TDM This section describes the DC and AC electrical specifications for the TDM. # 2.19.1 TDM DC Electrical Characteristics This table provides the DC electrical characteristics for the TDM interface when operating at 3.3 V. # Table 63. TDM DC Electrical Characteristics (X2V<sub>DD</sub> = 3.3 V) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | 1 | | Input current $(X2V_{IN} = 0 \text{ V or } X2V_{IN} = X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage ( $X2V_{DD} = min$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # Table 63. TDM DC Electrical Characteristics (X2V<sub>DD</sub> = 3.3 V) (continued) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Max | Unit | Note | | |----------------|--------|-----|-----|------|------|--| |----------------|--------|-----|-----|------|------|--| #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $X2V_{IN}$ respective values found in Table 3 - 2. Note that the symbol X2V<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3 This table provides the DC electrical characteristics for the TDM interface when operating at 1.8 V. # Table 64. TDM DC Electrical Characteristics (X2V<sub>DD</sub> = 1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | 1 | | Input current $(X2V_{IN} = 0 \text{ V or } X2V_{IN} = X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage ( $X2V_{DD} = min$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 1.35 | _ | V | | | Output low voltage (X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $X2V_{IN}$ respective values found in Table 3 - 2. Note that the symbol X2V<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3 ## 2.19.2 TDM AC Electrical Characteristics This table provides the input and output AC timing specifications for the TDM interface. Table 65. TDM AC Timing Specifications for 62.5 MHz<sup>1</sup> | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Note | |----------------------------------------------|-----------------------|------|------|------|------| | TDMxRCK/TDMxTCK | t <sub>DM</sub> | 16.0 | _ | ns | 3 | | TDMxRCK/TDMxTCK high pulse width | t <sub>DM_HIGH</sub> | 7.0 | _ | ns | 3 | | TDMxRCK/TDMxTCK low pulse width | t <sub>DM_LOW</sub> | 7.0 | _ | ns | 3 | | TDM all input setup time | t <sub>DMIVKH</sub> | 3.6 | _ | ns | 4, 5 | | TDMxRD input hold time | t <sub>DMRDIXKH</sub> | 1.9 | _ | ns | 4, 8 | | TDMxTFS/TDMxRFS input hold time | t <sub>DMFSIXKH</sub> | 1.9 | _ | ns | 5 | | TDMxTCK high to TDMxTD output active | t <sub>DM_OUTAC</sub> | 2.5 | _ | ns | 7 | | TDMxTCK high to TDMxTD output valid | t <sub>DMTKHOV</sub> | _ | 9.8 | ns | 7, 9 | | TDMxTD hold time | t <sub>DMTKHOX</sub> | 2.5 | _ | ns | 7 | | TDMxTCK high to TDMxTD output high impedance | t <sub>DM_OUTHI</sub> | _ | 9.8 | ns | 7 | | TDMxTFS/TDMxRFS output valid | t <sub>DMFSKHOV</sub> | _ | 9.25 | ns | 6 | | TDMxTFS/TDMxRFS output hold time | t <sub>DMFSKHOX</sub> | 2.0 | _ | ns | 6 | # Table 65. TDM AC Timing Specifications for 62.5 MHz<sup>1</sup> (continued) | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Note | Ī | |-----------|---------------------|-----|-----|------|------|---| |-----------|---------------------|-----|-----|------|------|---| Note: Output values are based on 30 pF capacitive load. **Note:** Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. $t_{\text{DMxTCK}}$ and $t_{\text{DMxRCK}}$ are shown using the rising edge. - 1. All values are based on a maximum TDM interface frequency of 62.5 MHz. - 2. The symbols used for timing specifications follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{HIKHOX}$ symbolizes the output internal timing (HI) for the time $t_{serial}$ memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). - 3. Relevant for all pins that function as TDM RX/TX clock—pins may be TDM\_RCK and TDM\_TCK, pending TDM port configuration. - 4. Relevant for all pins that function as TDM receive data—pins may be TDM\_RCK, TDM\_RSN, TDM\_RDT, TDM\_TDT, pending TDM port configuration. - 5. Relevant for all pins that function as TDM input frame sync (TX/RX)—pins may be TDM\_TSN, TDM\_RSN, pending TDM port configuration. - 6. Relevant for all pins that function as TDM output frame sync (TX/RX)—pins may be TDM\_TSN, TDM\_RSN, pending TDM port configuration. - 7. Relevant for all pins that function as TDM transmit data—pins may be TDM\_RCK, TDM\_RSN, TDM\_RDT, TDM\_TDT, pending TDM port configuration. - 8. Applies to any TDM pin that functions as Rx data (including TDMxTD and others). - 9. Represents the time from the positive clock edge to the valid data on the Tx data like; it applies to any TDM pin that functions as Tx data (including TDMxRD and others). This figure shows the TDM receive signal timing. Figure 33. TDM Receive Signals This figure shows the TDM transmit signal timing. Figure 34. TDM Transmit Signals This figure provides the AC test load for the TDM. Figure 35. TDM AC Test Load # 2.20 High-Speed Serial Interface (HSSI) DC Electrical Characteristics The device features an HSSI that includes one 4-channel SerDes port (lanes 0 through 3) used for high-speed serial interface applications (PCI Express, CPRI, and SGMII). This section and its subsections describe the common portion of the SerDes DC, including the DC requirements for the SerDes reference clocks and the SerDes data lane transmitter (Tx) and receiver (Rx) reference circuits. The data lane circuit specifications are specific for each supported interface, and they have individual subsections by protocol. The selection of individual data channel functionality is done via the reset configuration word. Specific AC electrical characteristics are defined in Section 2.20.3, "HSSI AC Timing Specifications." # 2.20.1 SerDes # 2.20.1.1 SerDes Signal Term Definitions The SerDes interface uses differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 36 shows how the signals are defined. Figure 36 shows the waveform for either a transmitter output (SD\_TX[0:3] and SD\_TX\_B[0:3]) or a receiver input (SD\_RX[0:3] and SD\_RX\_B[0:3]). Each signal swings between X volts and Y volts where X > Y. Figure 36. Differential Voltage Definitions for Transmitter/Receiver This table lists the definitions based on this waveform. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. Term Definition Single-Ended Swing The transmitter output signals and the receiver input signals SD\_TX[0:3], SD\_TX\_B[0:3], SD\_RX[0:3] and SD\_RX\_B[0:3] each have a peak-to-peak swing of X - Y volts. This is also referred to as each signal wire's single-ended swing. Table 66. Differential Signal Definitions | | referred to as each signal wire's single-ended swing. | |------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential Output Voltage, VOD (or Differential Output Swing): | The differential output voltage (or swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SD\_TX[0:3]} - V_{SD\_TX\_B[0:3]}$ . The $V_{OD}$ value can be either positive or negative. | | Differential Input Voltage, VID (or Differential Input Swing) | The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SD\_RX[0:3]} - V_{SD\_RX\_B[0:3]}$ . The $V_{ID}$ value can be either positive or negative. | | Differential Peak Voltage, V <sub>DIFFp</sub> | The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage, $V_{DIFFp} = X-Y $ volts. | | Differential Peak-to-Peak, V <sub>DIFFp-p</sub> | Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times I(A - B)I$ volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times IV_{OD}I$ . | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 | Term | Definition | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential Waveform | The differential waveform is constructed by subtracting the inverting signal (SD_TX_B[0:3], for example) from the non-inverting signal (SD_TX_B[0:3], for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 36 as an example for differential waveform. | | Common Mode Voltage, V <sub>cm</sub> | The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm\_out} = (V_{SD\_TX[0:3]} + V_{SD\_TX\_B[0:3]}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions. | To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD\_B. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD\_B) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output differential swing ( $V_{OD}$ ) has the same amplitude as each signal single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, $V_{OD}$ is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage ( $V_{DIFFp}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{DIFFp-p}$ ) is 1000 mV p-p. ## 2.20.1.2 SerDes Reference Clock Receiver Characteristics The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK1/SD\_REF\_CLK1\_B or SD\_REF\_CLK2/SD\_REF\_CLK2. B. Figure 37 shows a receiver reference diagram of the SerDes reference clocks. Figure 37. Receiver of SerDes Reference Clocks The characteristics of the clock signals are: - The supply voltage requirements for XCOREV<sub>DD</sub> are as specified in Table 3. - The SerDes reference clock receiver reference circuit structure is as follows: - The SD\_REF\_CLK[1–2] and SD\_REF\_CLK[1–2]\_B are internally AC-coupled differential inputs as shown in Figure 37. Each differential clock input (SD\_REF\_CLK[1–2] or SD\_REF\_CLK[1–2]\_B has on-chip 50-Ω termination to XCOREVSS followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions below for detailed requirements. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 - The maximum average current requirement also determines the common mode voltage range. - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V / 50 = 8 mA) while the minimum common mode input level is 0.1 V above GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SD\_REF\_CLK[1-2] and SD\_REF\_CLK[1-2]\_B inputs cannot drive 50 Ω to GND<sub>SXC</sub> DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled externally. - The input amplitude requirement is described in detail in Section 2.20.2.1, "DC-Level Requirements for SerDes Reference Clocks." ## 2.20.1.3 SerDes Transmitter and Receiver Reference Circuits This figure shows the reference circuits for SerDes data lane transmitter and receiver. Note: The [0:3] indicates the specific SerDes lane. Actual signals are assigned by the RCW assignments at reset. Figure 38. SerDes Transmitter and Receiver Reference Circuits # 2.20.1.4 SerDes Equalization With the use of high-speed serial links, the interconnect media causes degradation of the signal at the receiver and produces effects such as inter-symbol interference (ISI) or data-dependent jitter. This loss can be large enough to degrade the eye opening at the receiver beyond that allowed by the specification. To offset a portion of these effects, equalization can be used. The following is a list of the most commonly used equalization techniques: - Pre-emphasis on the transmitter. - A passive high-pass filter network placed at the receiver, often referred to as passive equalization. - The use of active circuits in the receiver, often referred to as adaptive equalization. # 2.20.2 HSSI DC Timing Specifications The following subsections define the DC-level requirements for the SerDes reference clocks, the PCI Express data lines, the CPRI data lines, and the SGMII data lines. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # 2.20.2.1 DC-Level Requirements for SerDes Reference Clocks The DC-level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below: - Differential Mode - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For an external DC-coupled connection, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 39 shows the SerDes reference clock input requirement for DC-coupled connection scheme. Figure 39. Differential Reference Clock Input DC Requirements (External DC-Coupled) — For an external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC-level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to GND<sub>SXC</sub>. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage GND<sub>SXC</sub>. Figure 40 shows the SerDes reference clock input requirement for AC-coupled connection scheme. Figure 40. Differential Reference Clock Input DC Requirements (External AC-Coupled) - Single-Ended Mode - The reference clock can also be single-ended. The SD\_REF\_CLK[1-2] input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLK[1-2]\_B either left unconnected or tied to ground. - The SD\_REF\_CLK[1–2] input average voltage must be between 200 and 400 mV. Figure 41 shows the SerDes reference clock input requirement for single-ended signaling mode. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 — To meet the input amplitude requirement, the reference clock inputs may need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (SD\_REF\_CLK[1–2]\_B) through the same source impedance as the clock input (SD\_REF\_CLK[1–2]) in use. Figure 41. Single-Ended Reference Clock Input DC Requirements # 2.20.2.2 DC-Level Requirements for PCI Express Configurations The DC-level requirements for PCI Express implementations have separate requirements for the Tx and Rx lines. The BSC9132 supports a 2.5 Gbps and a 5 Gbps PCI Express interface defined by the *PCI Express Base Specification, Revision 2.0*. The transmitter specifications for 2.5 Gbps are defined in Table 67 and the receiver specifications are defined in Table 68. For 5 Gbps, the transmitter specifications are defined in Table 69 and the receiver specifications are defined in Table 1. Note that specifications are valid at the recommended operating conditions listed in Table 3. | Table 67. PCI Express (2.5 Gbps) Differential | Transmitter (Tx) Output DC Specifications | |-----------------------------------------------|-------------------------------------------| |-----------------------------------------------|-------------------------------------------| | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |---------------------------------------------------|-------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage swing | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $\begin{split} &V_{TX\text{-DIFFp-p}} = 2 \times V_{TX\text{-D+}} - V_{TX\text{-D-}} , \\ &\text{Measured at the package pins with a} \\ &\text{test load of 50 } \Omega \text{ to GND on each pin.} \end{split}$ | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATI</sub> | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. | | DC differential Tx impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Tx DC differential mode low Impedance | | DC single-ended TX impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required Tx D+ as well as D- DC Impedance during all states | Table 68. PCI Express (2.5 Gbps) Differential Receiver (Rx) Input DC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Note | |-----------------------------------------|----------------------------------|-----|------|------|------|------| | Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub> | 120 | 1000 | 1200 | mV | 1 | | DC differential Input Impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | 2 | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | 3 | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | _ | _ | ΚΩ | 4 | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | _ | 175 | mV | 5 | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # Table 68. PCI Express (2.5 Gbps) Differential Receiver (Rx) Input DC Specifications (continued) | Parameter Symbol | Min | Nom | Max | Unit | Note | | |------------------|-----|-----|-----|------|------|--| |------------------|-----|-----|-----|------|------|--| #### Note: - 1. $V_{RX-DIFFp-p} = 2 \times |V_{RX-D+} V_{RX-D-}|$ Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. - 2. Rx DC differential mode impedance. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port. - 3. Required Rx D+ as well as D– DC Impedance (50 $\pm$ 20% tolerance). Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port. - 4. Required Rx D+ as well as D- DC Impedance when the receiver terminations do not have power. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground. - 5. $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} V_{RX-D-}I$ . Measured at the package pins of the receiver. Table 69. PCI Express (5 Gbps) Differential Transmitter (Tx) Output DC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |----------------------------------------------------------|------------------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage swing | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $\begin{split} &V_{TX\text{-DIFFp-p}} = 2 \times V_{TX\text{-D+}} - V_{TX\text{-D-}} , \\ &\text{Measured at the package pins with a} \\ &\text{test load of 50 } \Omega \text{ to GND on each pin.} \end{split}$ | | Low power differential peak-to-peak output voltage swing | V <sub>TX-DIFFp-p_low</sub> | 400 | 500 | 1200 | mV | $V_{TX\text{-DIFFp-p}} = 2 \times V_{TX\text{-D+}} - V_{TX\text{-D-}} ,$ Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-3.5d</sub><br>B | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. | | De-emphasized differential output voltage (ratio) | VTX-DE-RATIO-6.0d<br>B | 5.5 | 6.0 | 6.5 | dB | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. | | DC differential Tx impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Tx DC differential mode low impedance | | Transmitter DC impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required Tx D+ as well as D- DC impedance during all states | # Table 1. PCI Express (5 Gbps) Differential Receiver (Rx) Input DC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Note | |-----------------------------------------|----------------------------------|-----|------|------|------|------| | Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub> | 120 | 1000 | 1200 | mV | 1 | | DC differential Input Impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | 2 | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | 3 | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | _ | _ | ΚΩ | 4 | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | _ | 175 | mV | 5 | Table 1. PCI Express (5 Gbps) Differential Receiver (Rx) Input DC Specifications (continued) | Parameter | Symbol | Min | Nom | Max | Unit | Note | | |-----------|--------|-----|-----|-----|------|------|--| |-----------|--------|-----|-----|-----|------|------|--| #### Note: - 1. $V_{RX-DIFFp-p} = 2 \times |V_{RX-D+} V_{RX-D-}|$ Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. - 2. Rx DC differential mode impedance. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port. - 3. Required Rx D+ as well as D– DC Impedance (50 $\pm$ 20% tolerance). Measured at the package pins with a test load of 50 $\Omega$ to GND on each pin. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port. - 4. Required Rx D+ as well as D- DC Impedance when the receiver terminations do not have power. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground. - 5. $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} V_{RX-D-}I$ . Measured at the package pins of the receiver. # 2.20.2.3 DC-Level Requirements for CPRI Configurations This section provide various DC-level requirements for CPRI Configurations. Specifications are valid at the recommended operating conditions listed in Table 3. Table 70. CPRI Transmitter DC Specifications (LV: 1.2288, 2.4576 and 3.072 Gbps) | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |-----------------------------|---------------------|-------|-----|------|-------|-----------------------------------------------------------------------------| | Output voltage | V <sub>O</sub> | -0.40 | _ | 2.30 | V | Voltage relative to COMMON of either signal comprising a differential pair. | | Differential output voltage | V <sub>DIFFPP</sub> | 800 | _ | 1600 | mVp-p | L[0:3]TECR0[AMP_RED] = 0b000000. | | Differential resistance | T_Rd | 80 | 100 | 120 | Ω | _ | Note: LV is XAUI-based. Table 71. CPRI Transmitter DC Specifications (LV-II: 1.2288, 2.4576, 3.072, 4.9152, and 6.144 Gbps) | Parameter | Symbo<br>I | Min | Nom | Max | Unit | Condition | |------------------------------------------------------------------------|------------|-----|-----|------|------|---------------------------------| | Output differential voltage (into floating load Rload = 100 $\Omega$ ) | T_Vdiff | 800 | - | 1200 | mV | L[0:3]TECR0[AMP_RED] = 0x000000 | | Differential resistance | T_Rd | 80 | 100 | 120 | Ω | _ | Note: LV-II is CEI-6G-LR-based. Table 72. CPRI Receiver DC Specifications (LV: 1.2288, 2.4576 and 3.072 Gbps) | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |----------------------------|-----------------|-----|-----|------|-------|-----------------------| | Differential input voltage | V <sub>IN</sub> | 200 | _ | 1600 | mVp-p | Measured at receiver. | | Difference resistance | R_Rdin | 80 | _ | 120 | Ω | _ | Note: LV is XAUI-based. Table 73. CPRI Receiver DC Specifications (LV-II: 1.2288, 2.4576, 3.072, 4.9152, and 6.144 Gbps) | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |----------------------------|---------|-----|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input differential voltage | R_Vdiff | N/A | | 1200 | mV | It is assumed that for the R_Vdiff min specification, that the eye can be closed at the receiver after passing the signal through a CEI/CPRI Level II LR compliant channel. | | Differential resistance | R_Rdin | 80 | _ | 120 | Ω | _ | Note: LV-II is CEI-6G-LR-based. #### 2.20.2.4 **DC-Level Requirements for SGMII Configurations** Table 74 describes the SGMII SerDes transmitter AC-coupled DC electrical characteristics. Specifications are valid at the recommended operating conditions listed in Table 3. **Table 74. SGMII DC Transmitter Electrical Characteristics** | Parameter | Symbo | Min | Nom | Max | Unit | Conditions | |-----------------------------------|--------------------|------------|-----|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 500 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub> = 1.0 V, no common mode offset variation (V<sub>OS</sub> = 500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b000000 </li> </ul> | | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 459 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub> = 1.0V, no common mode offset variation (V<sub>OS</sub> = 500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b000010 </li> </ul> | | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 417 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub> = 1.0V, no common mode offset variation (V<sub>OS</sub> = 500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b000101 </li> </ul> | | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 376 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub> = 1.0V, no common mode offset variation (V<sub>OS</sub> = 500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b001000 </li> </ul> | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 109 **Table 74. SGMII DC Transmitter Electrical Characteristics (continued)** | Parameter | Symbo | Min | Nom | Max | Unit | Conditions | |-----------------------------------|--------------------|---------------------------|-----|----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 333 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub> = 1.0V, no common mode offset variation (V<sub>OS</sub> = 500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b001100 </li> </ul> | | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 292 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub>=1.0V, no common mode offset variation (V<sub>OS</sub> =500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b001111 </li> </ul> | | Output<br>differential<br>voltage | IV <sub>OD</sub> I | 0.64 × Nom | 250 | 1.45 × Nom | mV | <ul> <li>The IV<sub>OD</sub>I value shown in the Typ column is based on the condition of XV<sub>DD_SRDS2-Typ</sub>=1.0V, no common mode offset variation (V<sub>OS</sub> =500mV), SerDes transmitter is terminated with 100-Ω differential load between SD_TXn and SD_TX_Bn.</li> <li>Amplitude setting: L[0:3]TECR0[AMD_RED] = 0b010011 </li> </ul> | | Output impedance (single-ended) | R <sub>O</sub> | 40 | 50 | 60 | Ω | _ | | Output high voltage | V <sub>OH</sub> | _ | _ | $1.5 \times V_{OD},$ maxl | mV | _ | | Output low voltage | V <sub>OL</sub> | IV <sub>OD</sub> I, min/2 | _ | _ | mV | _ | Table 75 describes the SGMII SerDes receiver AC-coupled DC electrical characteristics. ### Table 75. SGMII DC Receiver Electrical Characteristics 1,2 | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |-----------------------------------------|-------------------------|-----|-----|------|------|--------------------------------| | Input differential voltage <sup>3</sup> | V <sub>RX_DIFFp-p</sub> | 100 | _ | 1200 | mV | L[0:3]GCR1[RECTL_SIGD] = 0b001 | | | | 175 | _ | 1200 | mV | L[0:3]GCR1[RECTL_SIGD] = 0b100 | | Loss of signal threshold <sup>4</sup> | VLOS | 30 | _ | 100 | mV | L[0:3]GCR1[RECTL_SIGD] = 0b001 | | | | 65 | _ | 175 | mV | L[0:3]GCR1[RECTL_SIGD] = 0b100 | | Receiver differential input impedance | Z <sub>RX_DIFF</sub> | 80 | _ | 120 | Ω | _ | #### Note: - 1. The supply voltage is 1.0 V. - 2. Input must be externally AC-coupled. - 3. $V_{\text{RX\_DIFFp-p}}$ is also referred to as peak-to-peak input differential voltage. - 4. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in the PCI Express interface. Refer to the PCI Express Differential Receiver (RX) Input Specifications section of the PCI Express Specification document. for details. ### BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **HSSI AC Timing Specifications** 2.20.3 The following subsections define the AC timing requirements for the SerDes reference clocks, the PCI Express data lines, and the SGMII data lines. #### 2.20.3.1 **AC-Level Requirements for SerDes Reference Clock** Table 76 lists AC requirements for the SerDes reference clocks. ### Table 76. SD\_REF\_CLK[1-2] and SD\_REF\_CLK[1-2]\_B Input Clock Requirements For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Nom | Max | Unit | Note | |-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------|-------------------------|------------|------------|------| | SD_REF_CLK[1–2]/SD_REF_CLK[1–2]_B frequency range | <sup>t</sup> CLK_REF | _ | 100/125<br>CPRI: 122.88 | _ | MHz | 1 | | SD_REF_CLK[1-2]/SD_REF_CLK[1-2]_B clock frequency tolerance CPRI, SGMII PCI Express interface | <sup>t</sup> CLK_TOL | -100<br>-300 | | 100<br>300 | ppm<br>ppm | _ | | SD_REF_CLK[1–2]/SD_REF_CLK[1–2]_B reference clock duty cycle | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | 4 | | SD_REF_CLK[1–2]/SD_REF_CLK[1–2]_B max deterministic peak-peak jitter at 10 <sup>-6</sup> BER | t <sub>CLK_DJ</sub> | _ | _ | 42 | ps | _ | | SD_REF_CLK[1-2]/SD_REF_CLK[1-2]_B total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at ref_clk input) | t <sub>CLK_TJ</sub> | _ | _ | 86 | ps | 2 | | SD_REF_CLK/SD_REF_CLK_B rising/falling edge rate | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1 | _ | 4 | V/ns | 3 | | Differential input high voltage | V <sub>IH</sub> | 200 | _ | _ | mV | 4 | | Differential input low voltage | V <sub>IL</sub> | _ | _ | -200 | mV | 4 | | Rising edge rate (SD_REF_CLKn to falling edge rate) | Rise-Fall | _ | _ | 20 | % | 5, 6 | #### Note: BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 111 Only 100, 122.88, and 125 MHz have been tested. CPRI uses 122.88 MHz. The other interfaces use 100 or 125 MHz. Other values will not work correctly with the rest of the system. <sup>&</sup>lt;sup>2</sup> Limits are from PCI Express CEM Rev 2.0. Measured from -200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLKn minus SD\_REF\_CLKn\_B). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 42. Measurement taken from differential waveform. Measurement taken from single-ended waveform. Matching applies to rising edge for SD\_REF\_CLKn and falling edge rate for SD\_REF\_CLKn B. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLKn rising meets SD\_REF\_CLKn\_B falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rising edge rate of SD\_RF\_CLKn should be compared to the falling edge rate of SD\_REF\_CLKn\_B; the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 43. REF\_CLK jitter must be less than 0.05 UI when measured against a Golden PLL reference. The Golden PLL must have a maximum baud rate bandwidth greater than 1667, with a maximum 20 dB/dec rolloff down to a baud rate of 16.67 with no peaking around the corner frequency. Figure 42. Differential Measurement Points for Rise and Fall Time Figure 43. Single-Ended Measurement Points for Rise and Fall Time Matching ## 2.20.3.2 Spread Spectrum Clock SD\_REF\_CLK[1–2] and SD\_REF\_CLK[1–2]\_B were designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33 KHz rate is allowed), assuming both ends have the same reference clock and the industry protocol supports it. For better results, use a source without significant unintended modulation. ## 2.20.3.3 PCI Express AC Physical Layer Specifications The AC requirements for PCI Express implementations have separate requirements for the Tx and Rx lines. The BSC9132 supports a 2.5 Gbps or a 5.0 Gbps PCI Express interface defined by the *PCI Express Base Specification, Revision 2.0.* The 2.5 Gbps transmitter specifications are defined in Table 77 and the receiver specifications are defined in Table 78. The 5.0 Gbps transmitter specifications are defined in Table 79 and the receiver specifications are defined in Table 80. The parameters are specified at the component pins. the AC timing specifications do not include REF\_CLK jitter. Table 77. PCI Express 2.0 (2.5 Gbps) Differential Transmitter (Tx) Output AC Specifications For recommended operating conditions, see Table 3. **Parameter Symbol** Min Nom Max Unit Comments Unit interval UI Each UI is 400 ps ± 300 ppm. UI does not 399.88 400.00 400.12 ps account for spread spectrum clock dictated variations. See note 1. ### Table 77. PCI Express 2.0 (2.5 Gbps) Differential Transmitter (Tx) Output AC Specifications (continued) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Nom | Max | Unit | Comments | |-----------------------------------------------------------------------|-------------------------------------------|------|-----|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx eye width | T <sub>TX-EYE</sub> | 0.75 | _ | _ | UI | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.25$ UI. This does not include spread spectrum or REF_CLK jitter. It includes device random jitter at $10^{-12}$ . See notes 2 and 3. | | Time between the jitter median and maximum deviation from the median. | T <sub>TX-EYE-MEDIAN-</sub> to-MAX-JITTER | | | 0.125 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>TX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. See notes 2 and 3. | | AC coupling capacitor | C <sub>TX</sub> | 75 | ı | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See note 4. | ### Note: - <sup>1</sup> No test load is necessarily associated with this value. - Specified at the measurement point into a timing and voltage test load as shown in Figure 47 and measured over any 250 consecutive Tx UIs. - <sup>3</sup> A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-NAX-JITTER</sub> = 0.25 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - $^4$ The DSP device SerDes transmitter does not have a built-in $C_{TX}$ . An external AC coupling capacitor is required. Table 78. PCI Express 2.0 (2.5 Gbps) Differential Receiver (Rx) Input AC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Comments | |-------------------------------------------------------------------------------|----------------------------------------------|--------|--------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 399.88 | 400.00 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See note 1. | | Minimum receiver eye width | T <sub>RX-EYE</sub> | 0.4 | _ | _ | UI | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See notes 2 and 3. | | Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-</sub><br>to-MAX-JITTER | _ | _ | 0.3 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. See notes 2, 3, and 4. | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ### Table 78. PCI Express 2.0 (2.5 Gbps) Differential Receiver (Rx) Input AC Specifications (continued) | Parameter Symbol | Min | Nom | Max | Unit | Comments | |------------------|-----|-----|-----|------|----------| |------------------|-----|-----|-----|------|----------| #### Note: - No test load is necessarily associated with this value. - Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 47 should be used as the Rx device when taking measurements. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4 It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. Table 79. PCI Express 2.0 (5.0 Gbps) Differential Transmitter (Tx) Output AC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Comments | |---------------------------------------|--------------------------|--------|--------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.94 | 200.00 | 200.06 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See note 1. | | Minimum Tx eye width | T <sub>TX-EYE</sub> | 0.75 | _ | _ | UI | The maximum Transmitter jitter can be derived as: $T_{TX\text{-MAX-JITTER}} = 1 - T_{TX\text{-EYE}} = 0.25 \text{ UI}.$ See notes 2 and 3. | | Tx RMS deterministic jitter > 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | _ | _ | 0.15 | ps | _ | | Tx RMS deterministic jitter < 1.5 MHz | T <sub>TX-LF-RMS</sub> | _ | 3.0 | _ | ps | Reference input clock RMS jitter (< 1.5 MHz) at pin < 1 ps | | AC coupling capacitor | C <sub>TX</sub> | 75 | _ | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See note 4. | ### Note: - <sup>1</sup> No test load is necessarily associated with this value. - Specified at the measurement point into a timing and voltage test load as shown in Figure 47 and measured over any 250 consecutive Tx UIs. - <sup>3</sup> A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-MAX-JITTER</sub> = 0.25 UI for the Transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - <sup>4</sup> The DSP device SerDes transmitter does not have a built-in C<sub>TX</sub>. An external AC coupling capacitor is required. Table 80. PCI Express 2.0 (5.0 Gbps) Differential Receiver (Rx) Input AC Specifications | Parameter | Symbol | Min | Nom | Max | Unit | Conditions | |------------------------------------------------------------------------------|--------------------------|--------|--------|--------|------|------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.40 | 200.00 | 200.06 | ps | Each UI is 400 ps ±300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1. | | Max Rx inherent timing error | T <sub>RX-TJ-CC</sub> | _ | _ | 0.4 | UI | The maximum inherent total timing error for common REF_CLK Rx architecture | | Maximum time between the jitter median and maximum deviation from the median | T <sub>RX-TJ-DC</sub> | _ | _ | 0.34 | UI | Max Rx inherent total timing error | | Max Rx inherent deterministic timing error | T <sub>RX-DJ-DD-CC</sub> | _ | _ | 0.30 | UI | The maximum inherent deterministic timing error for common REF_CLK Rx architecture | | Max Rx inherent deterministic timing error | T <sub>RX-DJ-DD-DC</sub> | _ | _ | 0.24 | UI | The maximum inherent deterministic timing error for common REF_CLK Rx architecture | Note: No test load is necessarily accosted with this value. ## 2.20.3.4 CPRI AC Timing Specifications Table 81 defines the transmitter AC specifications for the CPRI LV lanes. The AC timing specifications do not include REF\_CLK jitter. Table 81. CPRI Transmitter AC Timing Specifications (LV-I: 1.2288, 2.4576, and 3.072 Gbps) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Nom | Max | Unit | |-----------------------------|--------|----------------------|----------|-------------------|--------| | Deterministic Jitter | JD | _ | _ | 0.17 | UI p-p | | Total Jitter | JT | _ | _ | 0.35 | UI p-p | | Unit Interval: 1.2288 GBaud | UI | 1/1228.8 –<br>100ppm | 1/1228.8 | 1/1228.8 + 100ppm | μs | | Unit Interval: 2.4576 GBaud | UI | 1/2457.6 –<br>100ppm | 1/2457.6 | 1/2457.6 + 100ppm | μs | | Unit Interval: 3.072 GBaud | UI | 1/3072.0 –<br>100ppm | 1/3072.0 | 1/3072.0 + 100ppm | μs | Table 82 defines the transmitter AC specifications for the CPRI LV-II lanes. The AC timing specifications do not include REF\_CLK jitter. Table 82. CPRI Transmitter AC Timing Specifications (LV-II: 1.2288, 2.4576, 3.072, 4.9152, and 6.144 Gbps) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Nom | Max | Unit | |--------------------------------------|--------|----------------------|----------|-------------------|--------| | Uncorrelated High Probability Jitter | T_UHPJ | _ | _ | 0.15 | UI p-p | | Total Jitter | T_TJ | _ | _ | 0.30 | UI p-p | | Unit Interval: 1.2288 GBaud | UI | 1/1228.8 –<br>100ppm | 1/1228.8 | 1/1228.8 + 100ppm | μs | | Unit Interval: 2.4576 GBaud | UI | 1/2457.6 – 100ppm | 1/2457.6 | 1/2457.6 + 100ppm | μs | | Unit Interval: 3.072 GBaud | UI | 1/3072.0 – 100ppm | 1/3072.0 | 1/3072.0 + 100ppm | μs | BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ### Table 82. CPRI Transmitter AC Timing Specifications (LV-II: 1.2288, 2.4576, 3.072, 4.9152, and 6.144 Gbps) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Nom | Max | Unit | |-----------------------------|--------|-------------------|------------|-------------------|------| | Unit Interval: 4.9152 GBaud | UI | 1/4915.2 – 100ppm | 1/4915.2.8 | 1/4915.2 + 100ppm | μs | | Unit Interval: 6.144 GBaud | UI | 1/6144.0 – 100ppm | 1/6144.0 | 1/6144.0 + 100ppm | μs | Table 83 defines the Receiver AC specifications for CPRI LV. The AC timing specifications do not include REF CLK jitter. ### Table 83. CPRI Receiver AC Timing Specifications (LV-I: 1.2288, 2.4576, and 3.072 Gbps) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Nom | Max | Unit | |----------------------------------------------------|--------|-------------------|----------|-------------------|--------| | Deterministic jitter tolerance | JD | _ | _ | 0.37 | UI p-p | | Combined deterministic and random jitter tolerance | JDR | _ | _ | 0.55 | UI p-p | | Total Jitter tolerance | JT | _ | _ | 0.65 | UI p-p | | Unit Interval: 1.2288 GBaud | UI | 1/1228.8 – 100ppm | 1/1228.8 | 1/1228.8 + 100ppm | ps | | Unit Interval: 2.4576 GBaud | UI | 1/2457.6 – 100ppm | 1/2457.6 | 1/2457.6 + 100ppm | ps | | Unit Interval: 3.072 GBaud | UI | 1/3072.0 – 100ppm | 1/3072.0 | 1/3072.0 + 100ppm | ps | | Bit error ratio | BER | _ | _ | 10 <sup>-12</sup> | _ | Table 84 defines the Receiver AC specifications for CPRI LV-II. The AC timing specifications do not include REF CLK jitter. ### Table 84. CPRI Receiver AC Timing Specifications (LV-II: 1.2288, 2.4576, 3.072, 4.9152, and 6.144 Gbps) For recommended operating conditions, see Table 3. | Characteristic | Symbol | Min | Nom | Max | Unit | |----------------------------------------------------|----------|-------------------|------------|-------------------|--------| | Gaussian | R_GJ | _ | _ | 0.275 | UI p-p | | Uncorrelated bounded high probability jitter | R_UBHPJ | | | 0.150 | UI p-p | | Correlated bounded high probability jitter | R_CBHPJ | _ | | | UI p-p | | Bounded high probability jitter | R_BHPJ | _ | _ | 0.675 | UI p-p | | Sinusoidal jitter, maximum | R_SJ-max | _ | _ | 5.000 | UI p-p | | Sinusoidal jitter, high frequency | R_SJ-hf | _ | _ | 0.050 | UI p-p | | Total Jitter (does not include sinusoidal jitter). | R_TJ | _ | _ | 0.950 | UI p-p | | Unit Interval: 1.2288 GBaud | UI | 1/1228.8 – 100ppm | 1/1228.8 | 1/1228.8 + 100ppm | μs | | Unit Interval: 2.4576 GBaud | UI | 1/2457.6 – 100ppm | 1/2457.6 | 1/2457.6 + 100ppm | μs | | Unit Interval: 3.072 GBaud | UI | 1/3072.0 – 100ppm | 1/3072.0 | 1/3072.0 + 100ppm | μs | | Unit Interval: 4.9152 GBaud | UI | 1/4915.2 – 100ppm | 1/4915.2.8 | 1/4915.2 + 100ppm | μs | | Unit Interval: 6.144 GBaud | UI | 1/6144.0 – 100ppm | 1/6144.0 | 1/6144.0 + 100ppm | μs | **Note:** The AC specifications do not include REF\_CLK jitter. The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 46. The ISI jitter (R\_CBHPJ) and amplitude have to be correlated, for example, by a PC trace. ### NOTE The intended application is a point-to-point interface up to two connectors. The maximum allowed total loss (channel + interconnects + other loss) is 20.4 dB @ 6.144 Gbps. ## 2.20.3.5 SGMII AC Timing Specifications Table 85 provides the SGMII transmit AC timing specifications. The AC timing specifications do not include REF\_CLK jitter. ### **Table 85. SGMII Transmit AC Timing Specifications** For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Nom | Max | Unit | Condition | | | | |---------------------------------------------------------------------------|--------|--------------|-----|--------------|--------|-----------|--|--|--| | Unit interval | UI | 800 – 100ppm | 800 | 800 + 100ppm | pS | ± 100ppm | | | | | Deterministic jitter | JD | _ | _ | 0.17 | UI p-p | _ | | | | | Total jitter | JT | _ | _ | 0.35 | UI p-p | _ | | | | | AC coupling capacitor CTX 75 — 200 nF All transmitters must be AC-coupled | | | | | | | | | | | Note: The AC specifications do not include REF_CLK jitter. | | | | | | | | | | Table 86 provides the SGMII receiver AC timing specifications. The AC timing specifications do not include REF\_CLK jitter. ### **Table 86. SGMII Receive AC Timing Specifications** For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Nom | Max | Unit | Condition | |----------------------------------------------------|--------|--------------|-----|-------------------|--------|-----------------------| | Unit interval | UI | 800 – 100ppm | 800 | 800 + 100ppm | pS | ± 100ppm | | Deterministic jitter tolerance | JD | _ | _ | 0.37 | UI p-p | Measured at receiver. | | Combined deterministic and random jitter tolerance | JDR | _ | _ | 0.55 | UI p-p | Measured at receiver | | Total jitter tolerance | JT | _ | _ | 0.65 | UI p-p | Measured at receiver | | Bit error ratio | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | **Note:** The AC specifications do not include REF\_CLK jitter. The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region shown in Figure 44 or Figure 45. Figure 44. Single Frequency Sinusoidal Jitter Limits for Baud Rate <3.125 Gbps Figure 45. Single Frequency Sinusoidal Jitter Limits for Baud Rate 3.125 Gbps Figure 46. Single Frequency Sinusoidal Jitter Limits for Baud Rate 5.0 Gbps ## 2.20.3.6 Compliance Test and Measurement Load Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TXn and SD\_TX\_Bn) or at the receiver inputs (SD\_RXn and SD\_RXn\_B). The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 47. ### NOTE The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins. Figure 47. Compliance Test/Measurement Load BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ## 2.21 Radio Frequency (RF) Interface ### 2.21.1 RF Parallel Interface The BSC9132 has an RF parallel interface. ## 2.21.1.1 RF Parallel Interface DC Electrical Characteristics (eSPI2) ### 2.21.1.1.1 RF Parallel Interface DC Data Path Table 87 provides the DC electrical characteristics for the RF parallel interface when operating at 3.3 V. Table 87. RF Parallel Interface DC Electrical Characteristics (X1V<sub>DD</sub>, X2V<sub>DD</sub> = 3.3 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | 1 | | Input current $(X1V_{IN}/X2V_{IN} = 0 \text{ V or } X1V_{IN}/X2V_{IN} = X1V_{DD}/X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μА | 2 | | Output high voltage $(X1V_{DD}/X2V_{DD} = min, I_{OH} = -2 mA)$ | V <sub>OH</sub> | 2.8 | _ | V | _ | | Output low voltage<br>(X1V <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.3 | V | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $X1V_{IN}/X2V_{IN}$ values found in Table 3. - 2. Note that the symbol X1V<sub>IN</sub>/X2V<sub>IN</sub> represent the input voltage of the power supplies. It is referenced in Table 3. Table 88 provides the DC electrical characteristics for the RF interface when operating at 1.8 V. Table 88. RF Parallel Interface DC Electrical Characteristics (X1V<sub>DD</sub>, X2V<sub>DD</sub> = 1.8 V) For recommended operating conditions, see Table 3. | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------|-----------------|------|-----|------|------| | Input high voltage | V <sub>IH</sub> | 1.25 | | V | 1 | | Input low voltage | $V_{IL}$ | _ | 0.6 | V | 1 | | Input current $(X1V_{IN}/X2V_{IN} = 0 \text{ V or } X1V_{IN}/X2V_{IN} = X1V_{DD}/X2V_{DD})$ | I <sub>IN</sub> | _ | ±40 | μΑ | 2 | | Output high voltage (X1V <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (X1V <sub>DD</sub> /X2V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | #### Note: - 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max X1V<sub>IN</sub>/X2V<sub>IN</sub> values found in Table 3. - 2. Note that the symbol $\rm X1V_{IN}/\rm X2V_{IN}$ represents the input voltage of the supply. It is referenced in Table 3. ### 2.21.1.1.2 RF Parallel Interface DC Control Plane See Table 29 in Section 2.9.1, "eSPI1 DC Electrical Characteristics," for the DC specs for eSPI2, powered by X2V<sub>DD</sub> = 1.8 V. ## 2.21.1.2 RF Parallel Interface AC Electrical Characteristics (eSPI2) ### 2.21.1.2.1 RF Parallel AC Data Interface Table 89 provides the timing specifications for the RF parallel interface. Table 89. RF Parallel Interface Timing Specification (3.3 V, 1.8 V)<sup>1,2</sup> | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------------------------------------------|--------------------|--------------------------|------|-------------|------| | Data_clk (MCLK) clock period | t <sub>PDCP</sub> | 16.276<br>(61.44) | _ | ns<br>(MHz) | - | | Data_clk (MCLK) and fb_clk (FCLK) pulse width | t <sub>PDMP</sub> | 45% of t <sub>PDCP</sub> | _ | _ | _ | | Delay between MCLK and FCLK at the external RFIC including trace delay | t <sub>PDCD</sub> | _ | 7.32 | ns | _ | | MCLK input to FCLK output delay at the BSC9132 BBIC | t <sub>PDMFD</sub> | _ | 6.32 | ns | _ | | Control/Data output valid time wrt FCLK during Tx from the BSC9132 BBIC | t <sub>PDOV</sub> | _ | 6.0 | ns | _ | | Control/Data hold from FCLK during Tx from the BSC9132 BBIC | t <sub>PDOX</sub> | 1.37 | _ | ns | 3 | | Control/Data setup wrt MCLK | t <sub>PDIV</sub> | 2.5 | _ | ns | _ | | Control/Data hold wrt MCLK | t <sub>PDIX</sub> | 0.4 | _ | ns | _ | #### Note: <sup>&</sup>lt;sup>1</sup> The max trace delay of MCLK from the external RFIC to the BSC9132 BBIC and FCK/TXNRX/ENABLE from BBIC to RFIC = 1 ns each. <sup>&</sup>lt;sup>2</sup> The max allowable trace skew between MCLK/FCLK and the respective data/control is 70 ps. <sup>&</sup>lt;sup>3</sup> 1.37 ns includes 70 ps trace skew. Figure 48. RF Parallel Interface AC Timing Diagram ### 2.21.1.2.2 RF Parallel Interface AC Control Plane Table 90. RF Parallel Control Plane Interface AC Timing Specification | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|-------------------|-----------|------|----------| | Control plane clock period | t <sub>PCCP</sub> | 33.3 (30) | _ | ns (MHz) | | Clock min pulse width | t <sub>PCMP</sub> | 16.6 | _ | ns | | PCB trace delay between the BSC9132 BBIC master and the external RFIC slave | t <sub>PCBD</sub> | _ | 1 | ns | | Setup time from CPCSB assertion to first rising edge of SPICLK | t <sub>PCSC</sub> | 6.1 | _ | ns | | Hold time from last SPICLK falling edge to CPCSB deassertion | t <sub>PCHC</sub> | 9.9 | _ | ns | | MOSI data output setup time against SPICLK | t <sub>PCOV</sub> | _ | 15.4 | ns | | MOSI data ouptut hold time against SPICLK | t <sub>PCOX</sub> | -16.4 | _ | ns | | MISO data input setup time against SPICLK | t <sub>PCIV</sub> | 7.9 | _ | ns | | MISO data input hold time against SPICLK | t <sub>PCIX</sub> | 21.9 | _ | ns | Note: RF parallel control plane is SPI2. t<sub>BD</sub>: Board delay from the BSC9132 BBIC to the external RFIC or **Data timing at RF parallel interface:** t<sub>CO</sub>: Delay in RFIC from input of SPICLK to output valid data Max permissible board skew: 100 ps Proposed frequency of SPICLK: 30 MHz Input data setup requirement: 1 ns Input data hold requirement: 0 ns t<sub>CO</sub>: 4.5 ns-6.5 ns (6.5 ns is critical, which defines the max frequency) Figure 49. RF Parallel Control Plane Interface AC Timing Diagram #### 2.22 **Universal Subscriber Identity Module (USIM)** The USIM module interface consist of a total of five pins. Only "Internal One Wire" interface mode is supported. In this mode, the Rx input of the USIM IP is connected to the TX output of the USIM, which is internal to the device. Only one bidirectional signal (Rx/Tx) is routed to the device pin, which is connected to the external SIM card. The interface is meant to be used with synchronous SIM cards. This means that the SIM module provides a clock for the SIM card to use. The frequency of this clock is normally 372 times the data rate on the Rx/Tx pins; however, the SIM module can work with CLK equal to 16 times the data rate on Rx/Tx pins. There is no timing relationship between the clock and the data. The clock that the SIM module provides to the SIM card will be used by the SIM card to recover the clock from the data much like a standard UART. All five pins of SIM module are asynchronous to each other. There are no required timing relationships between the pads in normal mode, The SIM card is initiated by the interface device, whereupon the SIM card will send a response with an Answer to Reset. Although the SIM interface has no specific requirement, the ISO-7816 specifies reset and power down sequences. For detailed information, see ISO-7816. The USIM interface pins are available at two locations. At one location, it is multiplexed with eSDHC and TDM functionality and is powered by the BVDD power supply (3.3V/2.5V/1.8V). At the other location, it is multiplexed with eSPI and UART functionality and is powered by CVDD power supply (3.3V/1.8V). BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 123 ## 2.22.1 USIM DC Electrical Characteristics This table provides the DC electrical characteristics for the USIM interface. #### **Table 91. USIM Interface DC Electrical Characteristics** At recommended operating conditions with $BV_{DD} = 3.3 \text{ V}/2.5 \text{ V}/1.8 \text{ V}$ . | Characteristic | Symbol | Condition | Min | Max | Unit | Note | |------------------------------|----------------------------------|---------------------------------------------------|------------------------|--------------------------------------|------|------| | Input high voltage | V <sub>IH</sub> | _ | $0.625 \times BV_{DD}$ | _ | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | _ | $0.25 \times BV_{DD}$ | V | 1 | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA at BV <sub>DD</sub> min | $0.75 \times BV_{DD}$ | _ | V | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 100uA at CV <sub>DD</sub> min | _ | $0.125 \times \text{BV}_{\text{DD}}$ | V | _ | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA | BV <sub>DD</sub> - 0.2 | _ | V | 2 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | 0.3 | V | 2 | | Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _ | -10 | 10 | uA | _ | #### Note: - 1. Note that the min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Figure 3. - 2. Open drain mode for SIM cards only. ## 2.22.2 USIM General Timing Requirements The timing requirements for the USIM are found in Table 92. Table 92. USIM Timing Specification, High Drive Strength | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------------|--------------------|------|-------------------------------|------|------| | USIM clock frequency (SIM_CLK) | S <sub>freq</sub> | 0.01 | 25 | MHz | 1 | | USIM clock rise time (SIM_CLK) | S <sub>rise</sub> | _ | 0.09 × (1/S <sub>freq</sub> ) | ns | 2 | | USIM clock fall time (SIM_CLK) | S <sub>fall</sub> | _ | 0.09* × 1/S <sub>freq</sub> ) | ns | 2 | | USIM input transition time (SIM_TRXD, SIM_PD) | S <sub>trans</sub> | 10 | 25 | ns | _ | | USIM I/O rise time / fall time (SIM_TRXD) | Tr/Tf | _ | 1 | μS | 3 | | USIM RST rise time / fall time (SIM_RST) | Tr/Tf | _ | 1 | μS | 4 | #### Note: - <sup>1</sup> 50% duty cycle clock - $^2$ With C = 50 pF - $^{3}$ With CIN = 30 pF, COUT = 30 pF - $^4$ With $C_{IN} = 30 pF$ Figure 50. USIM Clock Timing Diagram BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **USIM External Pull Up/Pull Down Resistor Requirements** 2.22.3 External off-chip pull up resistor of 20 K $\Omega$ is required on the SIM TRXD pin. External off-chip pull down resistors are required on the SIM\_PD, SIM\_SVEN, SIM\_RST pins. #### 2.22.4 **USIM Reset Sequence** #### 2.22.4.1 SIM Cards With Internal Reset The sequence of reset for this kind of SIM cards is as follows (see Figure 51): - After power up, the clock signal is enabled on SIM CLK (time T0). - After 200 clock cycles, Rx must be high. - The card must send a response on Rx acknowledging the reset between 400 and 40000 clock cycles after T0. Figure 51. Internal-Reset Card Reset Sequence Table 93. Parameters of Reset Sequence For Card With Internal Reset | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------------------|----------------------|-----|-------|---------------------| | SI7 | SIM clock to SIM TX data H | S <sub>clk2dat</sub> | _ | 200 | SIM_CLK clock cycle | | SI8 | SIM clock to SIM get ATR data | S <sub>clk2atr</sub> | 400 | 40000 | SIM_CLK clock cycle | #### 2.22.4.2 SIM Cards With Active-Low Reset The sequence of reset for this kind of card is as follows (see Figure 52): - After powering up, the clock signal is enabled on SIM CLK (time T0). - After 200 clock cycles, SIM TRXD must be high. - SIM RST must remain Low for at least 40000 clock cycles after T0 (no response is to be received on Rx during those 40000 clock cycles). - SIM RST is set High (time T1). - SIM RST must remain High for at least 40000 clock cycles after T1 and a response must be received on SIM\_TRXD between 400 and 40000 clock cycles after T1. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 125 Figure 52. Active-Low Reset Card Reset Sequence Table 94. Parameters of Reset Sequence For Active-Low Reset Card | ID | Parameter | Symbol | Min | Max | Unit | |------|-------------------------------------|----------------------|-------|-------|---------------------| | SI9 | SIM clock to SIM TX data H | S <sub>clk2dat</sub> | _ | 200 | SIM_CLK clock cycle | | SI10 | SIM reset rising to SIM TX data low | S <sub>clk2atr</sub> | 400 | 40000 | SIM_CLK clock cycle | | SI11 | SIM clock to SIM reset signals | S <sub>clk2rst</sub> | 40000 | _ | SIM_CLK clock cycle | ## 2.22.4.3 USIM Power Down Sequence Power down sequence for SIM interface is as follows: - SIM\_PD port detects the removal of the SIM card - SIM\_RST goes low - SIM\_CLK goes low - SIM\_TRXD goes low - SIM SVEN goes low Each of these steps is done in one CKIL period (typically 32 KHz). Power down is initiated by detection of a SIM card removal or is launched by the processor. See Figure 53 and Table 95 for the timing requirements for this sequence, with $F_{CKIL} = CKIL$ frequency value. Figure 53. SmartCard Interface Power Down AC Timing **Table 95. Timing Requirements for Power Down Sequence** | ID | Parameter | Symbol | Min | Max | Unit | |------|----------------------------------------|----------------------|---------------|---------------------------|------| | SI12 | USIM reset to USIM clock stop | S <sub>rst2clk</sub> | 0.9 × 1/Fckil | 1.1 × 1/F <sub>CKIL</sub> | ns | | SI13 | USIM reset to USIM Tx data low | S <sub>rst2dat</sub> | 1.8 × 1/Fckil | 2.2 × 1/F <sub>CKIL</sub> | ns | | SI14 | USIM reset to USIM voltage enable low | S <sub>rst2ven</sub> | 2.7 × 1/Fckil | 3.3 × 1/F <sub>CKIL</sub> | ns | | SI15 | USIM presence detect to USIM reset low | S <sub>pd2rst</sub> | 0.9 × 1/Fckil | 1.1 × 1/F <sub>CKIL</sub> | ns | ## 2.23 Timers and Timers\_32b AC Timing Specifications This table lists the timer input AC timing specifications. ### **Table 96. Timers Input AC Timing Specifications** For recommended operating conditions, see Table 3. | Parameter | Symbol | Minimum | Unit | Note | |-----------------------------------|--------------------|---------|------|------| | Timers inputs—minimum pulse width | T <sub>TIWID</sub> | 8 | ns | 1, 2 | #### Note: - 1. The maximum allowed frequency of timer outputs is 125 MHz. Configure the timer modules appropriately. - 2. Timer inputs and outputs are asynchronous to any visible clock. Timer outputs should be synchronized before use by any external synchronous logic. Timer inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation. ### BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **Hardware Design Considerations** This figure shows the AC test load for the timers. Figure 54. Timer AC Test Load # 3 Hardware Design Considerations This section discusses the hardware design considerations. ## 3.1 Power Architecture System Clocking This section describes the PLL configuration for the Power Architecture side of the device. Note that the platform clock is identical to the internal core complex bus (CCB) clock. This device includes 6 PLLs, as follows: - The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 3.1.2, "Power Architecture Platform to SYSCLK PLL Ratio." - The e500 core PLL generates the core clock from the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 3.1.3, "e500 Core to Platform Clock PLL Ratios." This device has two e500 core PLLs. - The DDR PLL generates the clocking for the DDR SDRAM controller. The frequency ratio between DDR clock and platform clock is selected using the DDR PLL ratio configuration bits as described in section Section 3.1.4, "Power Architecture DDR/DDRCLK PLL Ratio." - The SerDes block has two PLLs. ## 3.1.1 Power Architecture Clock Ranges Table 97 provides the clocking specifications for the processor core and platform. **Table 97. Power Architecture Processor Clocking Specifications** | Characteristic | | ocessor Core<br>Jency | Unit | Note | |----------------------------------|-----|-----------------------|------|---------| | | Min | Max | | | | e500 core processor frequency | 400 | 1200 | MHz | 1, 2, 3 | | Platform CCB bus clock frequency | 267 | 600 | MHz | 1, 4, 5 | ### Table 97. Power Architecture Processor Clocking Specifications (continued) | Characteristic | Maximum Pro<br>Frequ | | Unit | Note | |----------------|----------------------|-----|------|------| | | Min | Max | | | #### Note: - 1. Caution: The Power Architecture platform clock to SYSCLK ratio and e500 core to platform clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies. See Section 3.1.2, "Power Architecture Platform to SYSCLK PLL Ratio," and Section 3.1.3, "e500 Core to Platform Clock PLL Ratios" and Section 3.1.4, "Power Architecture DDR/DDRCLK PLL Ratio," for ratio settings. - 2. The minimum e500 core frequency is based on the minimum platform clock frequency of 267 MHz. - 3. The reset config signal cfg\_core\_speed must be pulled low if the core frequency is 1001 MHz or below. - 4. These values are preliminary and subject to change. - 5. The reset config signal cfg\_plat\_speed must be pulled low if the CCB bus frequency is lower than 320 MHz. The DDR memory controller can run in asynchronous mode. Table 98 provides the clocking specifications for the memory bus. **Table 98. Power Architecture Memory Bus Clocking Specifications** | Characteristic | Min | Max | Unit | Note | |----------------------------|-----|-----|------|---------| | Memory bus clock frequency | 266 | 400 | MHz | 1, 2, 3 | #### Note: - 1. Caution: The platform clock to SYSCLK ratio and e500 core to platform clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and platform frequency do not exceed their respective maximum or minimum operating frequencies. See Section 3.1.2, "Power Architecture Platform to SYSCLK PLL Ratio," and Section 3.1.3, "e500 Core to Platform Clock PLL Ratios," and Section 3.1.4, "Power Architecture DDR/DDRCLK PLL Ratio," for ratio settings. - 2. The memory bus clock refers to the memory controllers' Dn\_MCK[0:5] and Dn\_MCK[0:5]\_B output clocks, running at half of the DDR data rate. - 3. In asynchronous mode, the memory bus clock speed is dictated by its own PLL. See Section 3.1.4, "Power Architecture DDR/DDRCLK PLL Ratio." The memory bus clock speed must be less than or equal to the platform clock rate, which in turn must be less than the DDR data rate. As a general guideline, the following procedures can be used for selecting the DDR data rate or platform frequency: - 1. Start with the processor core frequency selection. - 2. Once the processor core frequency is determined, select the platform frequency from the options listed in Table 100 and Table 105. - 3. Check the platform to SYSCLK ratio to verify a valid ratio can be chosen from Table 103. - 4. Please note that the DDR data rate must be greater than the platform frequency. In other words, running DDR data rate lower than the platform frequency is not supported. - 5. Verify all clock ratios to ensure that there is no violation to any clock and/or ratio specification. ### 3.1.2 Power Architecture Platform to SYSCLK PLL Ratio The clock that drives the internal CCB bus is called the platform clock. The frequency of the platform clock is set using the following reset signals, as shown in Table 99: SYSCLK input signal BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **Hardware Design Considerations** • Binary value on IFC\_AD[0:2] at power up These signals must be pulled to the desired values. In asynchronous mode, the memory bus clock frequency is decoupled from the platform bus frequency. Table 99. Power Architecture Platform/SYSCLK Clock Ratios | Binary Value of IFC_AD[0:2] Signals | Platform: SYSCLK Ratio | |-------------------------------------|------------------------| | 000 | 4:1 | | 001 | 5:1 | | 010 | 6:1 | | All Others | Reserved | ### 3.1.3 e500 Core to Platform Clock PLL Ratios The clock ratio between the e500 core0 and the platform clock is determined by the binary value of IFC\_AD[3:5] signals at power up. Table 100 describes the supported ratios. There are no default values for these PLL ratios; these signals must be pulled to the desired values. Note that IFC\_AD[6] must be pulled low if the core frequency is 1001 MHz or below. Table 100. e500 Core0 to Platform Clock Ratios | Binary Value of IFC_AD[3:5]Signals | e500 Core0: Platform<br>Ratio | |------------------------------------|-------------------------------| | 010 | 1:1 | | 011 | 1.5:1 | | 100 | 2:1 | | 101 | 2.5:1 | | 110 | 3:1 | | All Others | Reserved | The clock ratio between the e500 core1 and the platform clock is determined by the binary value of the IFC\_CLE, IFC\_OE\_B, IFC\_WP\_B signals at power up. Table 101 describes the supported ratios. There are no default values for these PLL ratios; these signals must be pulled to the desired values. Note that IFC\_AD[12] must be pulled low if the core frequency is 1001 MHz or below. Table 101. e500 Core1 to Platform Clock Ratios | Binary Value of IFC_CLE, IFC_OE_B, IFC_WP_B Signals | e500 Core1: Platform Ratio | |-----------------------------------------------------|----------------------------| | 010 | 1:1 | | 011 | 1.5:1 | | 100 | 2:1 | | 101 | 2.5:1 | | 110 | 3:1 | | All Others | Reserved | ## 3.1.4 Power Architecture DDR/DDRCLK PLL Ratio Table 102 describes the clock ratio between the dual DDR memory controller complexes and the DDR PLL reference clock, DDRCLK, which is not the memory bus clock. The DDR memory controller complexes clock frequency is equal to the DDR data rate. The DDR PLL rate to DDRCLK ratios listed in Table 102 reflects the DDR data rate to DDRCLK ratio, since the DDR PLL rate in asynchronous mode means the DDR data rate resulting from DDR PLL output. This ratio is determined by the binary value of the IFC\_AD[7]. | Binary Value of {IFC_AD[7],<br>IFC_ADDR[22]} Signal | DDR:DDRCLK Ratio | |-----------------------------------------------------|------------------| | 00 | 8:1 | | 01 | 10:1 | | 10 | 12:1 | | 11 | Reserved | **Table 102. Power Architecture DDR Clock Ratio** ## 3.1.5 Power Architecture SYSCLK and Platform Frequency Options Table 103 shows the expected frequency options for SYSCLK and platform frequencies. Table 103. Power Architecture SYSCLK and Platform Frequency Options | | SYSCLK (MHz) | | | | | | |---------------------------|---------------------------------------|-----|-----|-----|--|--| | Platform:<br>SYSCLK Ratio | 66.66 | 80 | 100 | 133 | | | | | Platform Frequency (MHz) <sup>1</sup> | | | | | | | 4:1 | 267 | 320 | 400 | 533 | | | | 5:1 | 333 | 400 | 500 | _ | | | | 6:1 | 400 | 480 | 600 | _ | | | | 8:1 | 533 | _ | _ | _ | | | <sup>1)</sup> Platform frequency values are shown rounded down to the nearest whole number (decimal place accuracy removed). ## 3.2 DSP System Clocking This section describes the PLL configuration for the DSP side of the device. Note that the platform clock is identical to the internal core complex bus (CCB) clock. This device has the following PLLs: - One SC3850 core PLL - One MAPLE-eTVPE PLL - One DSP DDR PLL **Hardware Design Considerations** ## 3.2.1 DSP Clock Ranges Table 104 provides the clocking specifications for the SC3850 processor core, MAPLE, and DSP memory. **Table 104. DSP Processor Clocking Specifications** | DSP Core | Minimum Frequency | Maximum Frequency | Unit | |--------------------|-------------------|-------------------|------| | SC3850 cores | 800 | 1200 | MHz | | MAPLE eVTPE | 800 | 800 | MHz | | DSP DDR Controller | 800 | 1333 | MHz | ## 3.2.2 DSPCLKIN and SC3850 Core Frequency Options Table 105 shows the expected frequency options for DSPCLKIN and SC3850 core frequencies. Table 105. Options for SC3850 Core0 and Core1 Clocking | DI L. TO ME | DSPCLKIN Frequency (MHz) | | | | | | | |-------------|--------------------------|---------------|-----------------|------|--|--|--| | PLL_T2 MF | 66.66 | 80 | 100 | 133 | | | | | | | SC3850 Core I | Frequency (MHz) | | | | | | 1 | 66.66 | 80 | 100 | 133 | | | | | 6 | 400 | 480 | 600 | 800 | | | | | 7.5 | 500 | 600 | 750 | 1000 | | | | | 8 | 533 | 640 | 800 | 1066 | | | | | 9 | 600 | 720 | 900 | 1200 | | | | | 10 | 667 | 800 | 1000 | _ | | | | | 12 | 800 | 960 | 1200 | _ | | | | | 15 | 1000 | 1200 | _ | _ | | | | ## 3.3 Supply Power Default Setting This device is capable of supporting multiple power supply levels on its I/O supply. Table 106 through Table 110 shows the encoding used to select the voltage level for each I/O supply. When setting the VSEL signals, "1" is selected through a pull-up resistor to OVDD (as seen in Table 1). Table 106. Default Voltage Level for BV<sub>DD</sub> | BVDD_VSEL[0:1] | I/O Voltage Level | |----------------|-------------------| | 00 | 3.3 V | | 01 | 2.5 V | | 10 | 1.8 V | | 11 | Reserved | Table 107. Default Voltage Level for CV<sub>DD</sub> | CVDD_VSEL | I/O Voltage Level | |-----------|-------------------| | 0 | 3.3 V | | 1 | 1.8 V | Table 108. Default Voltage Level for X1V<sub>DD</sub> | X1VDD_VSEL | I/O Voltage Level | |------------|-------------------| | 0 | 3.3 V | | 1 | 1.8 V | Table 109. Default Voltage Level for X2V<sub>DD</sub> | XVDD2_VSEL | I/O Voltage Level | |------------|-------------------| | 0 | 3.3 V | | 1 | 1.8 V | Table 110. Default Voltage Level for LV<sub>DD</sub> | LVDD_VSEL | I/O Voltage Level | |-----------|-------------------| | 0 | 3.3 V | | 1 | 2.5 V | #### **PLL Power Supply Design** 3.4 Each of the PLLs listed above is provided with power through independent power supply pins (AVDD PLAT, AVDD COREO, AVDD\_CORE1, AVDD\_D1\_DDR, AVDD\_D2\_DDR, AVDD\_DSP, and AVDD\_MAPLE respectively). The AVDD level should always be equivalent to V<sub>DDC</sub>, and these voltages must be derived directly from V<sub>DDC</sub> through a low frequency filter scheme. The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 55, one for each of the AV<sub>DD</sub> pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLL's resonant frequency range from a 500-kHz to 10-MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in High Speed Digital Design: A Handbook of Black Magic (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific AV<sub>DD</sub> pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the AV<sub>DD</sub> pin, which is on the periphery of 780 ball FCPBGA the footprint, without the inductance of vias. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 133 #### **Hardware Design Considerations** Figure 55 shows the core PLL (AV<sub>DD CORE</sub>) power supply filter circuit. #### Notes: $R = 5\Omega \pm 5\%$ $C1 = 10\mu F \pm 10\%$ , 603, X5R with ESL $\leq 0.5 \text{ nH}$ $C2 = 1.0 \mu F \pm 10\%$ , 402 X5R with ESL $\leq 0.5 \text{ nH}$ This circuit applies for system PLL, core PLL, DDR PPLL, and DSP PLL. Figure 55. PLL Power Supply Filter Circuit The AVDD\_SRDSn signals provides power for the analog portions of the SerDes PLL. Use separate islands (that is, very wide traces) for each PLL bank's SDnAGND and SDnAVDD connections. The ground islands/wide traces of different PLL banks are to be joined to a single ground plane either with an inductor or through a 0 $\Omega$ resistance. While it is possible to connect these islands together to a single supply (possibly via a resistor or ferrite bead), it would be best for this connection to be formed by multiple single-point connections which are as close to the source (and as far away from the chip) as possible. The multiple single-point connections can be optimized as thick multiple wide connections to provide a good return path. The user should simulate the return path impedance and then take appropriate PCB layout tradeoff decisions. Additionally, one should maintain low noise and good stability of the SDnAVDD. The user should not place any digital or other bank traces near the PLL power and ground planes. For maximum effectiveness, the filter circuit should be placed as closely as possible to the SDAVDD ball to ensure it filters out as much noise as possible. The ground connection should be near the SDAVDD ball. To provide effective bypass capacitance at high frequencies, these two islands/wide traces should be directly over each other and on the nearest layer (that is, layers 3 and 4 of a 6-layer PC board). The capacitors are connected from SDAVDD to the ground plane. Only the surface mount technology (SMT) capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance. The 2.2 nF capacitor is the closest to the package pin, followed by the two 2.2 $\mu$ F capacitors, and finally the 1 $\Omega$ resistor to the board supply plane. The goal is to have a 2.2 nF decoupling capacitor within approximately 0.5 cm of each power pin. ## 3.5 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each VDD, BVDD, CVDD, OVDD, G1VDD, G2VDD, LVDD, RVDD, RVDD, RVDD, RVDD, RVDD, RVDD, S1VDD, S1VDD, S1VDD, S1VDD, S2VDD, S1VDD, S1VDD, S2VDD, These capacitors should have a value of 0.01 or $0.1 \mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0201 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $GV_{DD}$ , and $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 $\mu$ F (AVX TPS tantalum or Sanyo OSCON). BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ## 3.6 SerDes Block Power Supply Decoupling Recommendations The SerDes block requires a clean, tightly regulated source of power (XCOREV<sub>DD</sub> and XPADV<sub>DD</sub>) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below. - The board should have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible. - There should be a 1-µF ceramic chip capacitor on each side of the device. This should be done for all SerDes supplies. - Between the device and any SerDes voltage regulator there should be a 10-μF, low ESR SMT tantalum chip capacitor and a 100-μF, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies. Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance. Figure 56 shows the SerDes PLL power supply filter circuit. Figure 56. SerDes PLL Power Supply Filter Circuit The power supplied to the $XCOREV_{DD}$ and $XPADV_{DD}$ are filtered using a circuit similar to Figure 57. Figure 57. XCOREV<sub>DD</sub> and XPADV<sub>DD</sub> Power Supply Filter Circuit The $XCOREV_{SS}$ and $XPADV_{SS}$ of different banks can be joined to a low noise, solid reference ground plane. Perform the noise coupling simulation on actual PCB design implementation. The user should quantify the noise and then and then take appropriate PCB layout tradeoff decisions, followed by validating the simulated noise against the measured noise for the designed PCB. In case of a board noise coupling issue, the user may use separate islands/thick wide traces for $XCOREV_{SS}$ , $XPADV_{SS}$ , $XCOREV_{DD}$ and $XPADV_{DD}$ . Connect these "islands" together to a single supply plane; it would be best for this connection to be a single point or multiple single-point connections as close to the source (and as far away from the chip) as possible. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **Hardware Design Considerations** Component values will need to be optimized/finalized based on board level filter measurements to provide best possible attenuation up to 10 GHz, while preserving lowest loss at DC (IR drop). ## 3.7 Guidelines for High-Speed Interface Termination This section provides guidelines for when the SerDes interface is entirely unused and when it is partially unused. ## 3.7.1 SerDes Interface Entirely Unused If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section. The following pins must be left unconnected: - SD TX[3:0], SD TX B[3:0] - SD\_RX[3:0], SD\_RX\_B[3:0] - SD\_IMP\_CAL\_TX, SD\_IMP\_CAL\_RX The following pins must be connected to XCOREVSS: - SD REF CLK1, SD REF CLK1 B (if entire SerDes bank 1 is unused) - SD REF CLK2, SD REF CLK2 B (if entire SerDes bank 2 is unused) Unused SD\_REF\_CLK1 and SD\_REF\_CLK2 must be connected to SGND. Power should still be applied to the SerDes external pins: - XCOREV<sub>DD</sub>/VSS(SGND) - AV<sub>DD</sub>/VSS - XPADV<sub>DD</sub>/VSS ## 3.7.2 SerDes Interface Partly Unused If only part of the high speed SerDes interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section. The following unused pins must be left unconnected: - SD\_TX[n] - SD TX B[n] The following unused pins must be connected to SGND: - SD RX[n], SD RX B[n] - SD\_REF\_CLK1, SD\_REF\_CLK1\_B (If entire SerDes bank 1 is unused) - SD\_REF\_CLK2, SD\_REF\_CLK2\_B (If entire SerDes bank 2 is unused) In the RCW configuration field for each bank SRDS\_LPD\_Bn with unused lanes, the respective bit for each unused lane must be set to power down the lane. ## 3.8 Pull-Up and Pull-Down Resistor Requirements The device requires weak pull-up resistors on open drain type pins including $I^2C$ pins (1 k $\Omega$ is recommended) and MPIC interrupt pins (2–10 k $\Omega$ is recommended). Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 59. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions, because most have asynchronous behavior, and spurious assertion gives unpredictable results. ## 3.9 Output Buffer DC Impedance The drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for $I^2C$ ). To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 58). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N) \div 2$ . Figure 58. Driver Impedance Measurement Table 111 summarizes the signal impedance targets. The driver impedances are targeted at minimum $V_{DDC}$ , nominal $OV_{DD}$ , 90°C. | Impedance | IFC, Ethernet, DUART, Control, Configuration, Power Management | DDR DRAM | Symbol | Unit | |----------------|----------------------------------------------------------------|-----------|----------------|------| | R <sub>N</sub> | 43 Target | 20 Target | Z <sub>0</sub> | W | | R <sub>P</sub> | 43 Target | 20 Target | $Z_0$ | W | **Table 111. Impedance Characteristics** Note: Nominal supply voltages. See Table 2. ## 3.10 Configuration Pin Muxing The device provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. While HRESET\_B is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET\_B is asserted, is latched when HRESET\_B deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately $20 \text{ k}\Omega$ . This value should permit the $4.7\text{-k}\Omega$ resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during HRESET\_B (and for platform/system clocks after HRESET\_B deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **Hardware Design Considerations** minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user. Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices. ## 3.11 JTAG Configuration Signals There are two JTAG ports: - Power Architecture JTAG (TDI, TDO, TMS, TCK, and TRST B) - DSP JTAG (DSP\_TDI, DSP\_TDO, DSP\_TMS, DSP\_TCK, and DSP\_TRST\_B) Note that the DSP JTAG is available as dedicated I/O pins. The Power Architecture JTAG is the primary JTAG interface of the chip. DSP JTAG is defined as optional debug interface. As seen in Table 112, the JTAG topology is selectable by static value driven on two pins—CFG\_0\_JTAG\_MODE and CFG\_1\_JTAG\_MODE. **Uses Power** {CFG 0 JTAG MODE, **Uses DSP Architecture** JTAG Topology CFG\_1\_JTAG\_MODE} **Debug Header Debug Header** 00 Yes No Access Power Architecture domain and DSP domain using Power Architecture JTAG port 01 Access DSP domain using Power Architecture JTAG port Yes No 10 Yes No Access Power Architecture domain using Power Architecture JTAG port Access Power Architecture domain using Power 11 Yes Yes Architecture JTAG and DSP domain using DSP JTAG **Table 112. JTAG Topology** Note: For boundary SCAN, set {CFG 0 JTAG MODE, CFG 1 JTAG MODE} = 10. The TRST/DSP\_TRST signal is optional in the IEEE 1149.1 specification, but is provided on the device. The device requires TRST/DSP\_TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems assert TRST/DSP\_TRST during the power-on reset flow. Simply tying TRST/DSP\_TRST to HRESET\_B is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function. The COP function of the processor allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The arrangement shown in Figure 59 and Figure 60 allows the COP/ONCE port to independently assert HRESET\_B or TRST, while ensuring that the target can drive HRESET\_B as well. The COP interface has a standard header for connection to the target system. The 16-pin PA COP connector is shown in Figure 59. Figure 59. COP Connector Physical Pinout The ONCE interface also has a standard header for connection to the target system. The 14-pin DSP ONCE connector is shown in Figure 60. Figure 60. ONCE Connector Physical Pinout ## 3.11.1 Termination of Unused Signals If the Power Architecture JTAG or DSP JTAG interface and COP/ONCE header is not used, Freescale recommends the following connections: • TRST\_B should be tied to HRESET\_B through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (HRESET\_B) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 59. If this is not possible, BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### **Hardware Design Considerations** the isolation resistor allows future access to TRST\_B in case a JTAG interface may need to be wired onto the system in future debug situations. - TCK should be pulled down to GND through a 1 kΩ resistor. This prevents TCK from changing state and reading incorrect data into the device. - No connection is required for TDI, TDO, or TMS. #### NOTE In the case where the DSP JTAG is also used (as described in Table 112), DSP\_TRST and DSP\_TCK need to be handled in the same way as TRST and TCK are, as mentioned above. ## 3.12 Guidelines for High-Speed Interface Termination If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section. However, the SerDes must always have power applied to its supply pins. The following pins must be left unconnected (float): - SD TX[3:0] - SD TX B[3:0] The following pins must be connected to GND: - SD RX[3:0], SD RX B[3:0] - SD\_REF\_CLK, SD\_REF\_CLK\_B ## 3.13 Thermal This section describes the thermal specifications. ## 3.13.1 Thermal Characteristics Table 113 provides the package thermal characteristics. **Table 113. Package Thermal Resistance Characteristics** | Characteristic | JEDEC Board | Symbol | Lid | Unit | |----------------------------------------|-------------------------|--------------------|-----|------| | Junction-to-Ambient Natural Convection | Single layer board (1s) | $R_{\theta JA}$ | 21 | °C/W | | Junction-to-Ambient Natural Convection | Four layer board (2s2p) | $R_{\theta JA}$ | 14 | °C/W | | Junction-to-Ambient (at 200 ft/min) | Single layer board (1s) | $R_{\theta JMA}$ | 15 | °C/W | | Junction-to-Ambient (at 200 ft/min) | Four layer board (2s2p) | $R_{\theta JMA}$ | 11 | °C/W | | Junction-to-Board | _ | $R_{\theta JB}$ | 4.0 | °C/W | | Junction-to-Case Top | _ | $R_{\theta JCtop}$ | 0.7 | °C/W | #### Note: - 1. Junction-to-Ambient Thermal Resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. - 2. Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. - 3. Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 #### 3.13.2 **Temperature Diode** The chip has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461ATM). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. The following are the specifications of the chip's on-board temperature diode: Operating range: $10 - 230\mu A$ Ideality factor over $13.5 - 220 \mu A$ : $n = 1.007 \pm 0.008$ #### **Security Fuse Processor** 3.14 This device implements the QorIQ platform's Trust Architecture, supporting capabilities such as secure boot. Use of the Trust Architecture features is dependent on programming fuses in the Security Fuse Processor (SFP). The details of the Trust Architecture and SFP can be found in the BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manual. In order to program SFP fuses, the user is required to supply 1.5 V to the POV<sub>DD1</sub> pin per Section 2.2, "Power Sequencing." POV<sub>DD1</sub> should only be powered for the duration of the fuse programming cycle, with a per device limit of one fuse programming cycle. All other times POV<sub>DDI</sub> should be connected to GND. The sequencing requirements for raising and lowering POV<sub>DD1</sub> are shown in Figure 8. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 3. Users not implementing the QorIQ platform's Trust Architecture features are not required to program fuses and should connect POV<sub>DD1</sub> to GND. #### **Package Information** 4 The following section describes the detailed content and mechanical description of the package. #### 4.1 **Package Parameters** The package parameters are provided in the following list. The package type is plastic ball grid array (FC-PBGA). $23 \text{ mm} \times 23 \text{ mm}$ Package outline 780 Interconnects Pitch 0.8 mm 0.4 mm Ball diameter (typical) BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 Freescale Semiconductor 141 ### **Package Information** ## 4.2 Mechanical Dimensions of the FC-PBGA Figure 61 shows the package and bottom surface nomenclature. #### Notes: - 1. All dimentions are in milimeters. - 2. Dimensions and tolerancing per ASME Y14.5-1994. - 3. Maximum ball diameter measured parallel to Datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 5. Parallelism measurement shall exclude any effect of mark on top surface of package. - 6. All dimensions are symmetric across the package center lines, unless dimensioned otherwise. - 7. Pin 1 through hole should be centered within foot area. Figure 61. BSC9132 Mechanical Dimensions and Package Diagram BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 # 5 Ordering Information The table below provides the Freescale part numbering nomenclature for the BSC9132. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. Each part number also contains a revision code which refers to the die mask revision number. | Table | 114. Par | t numbering | nomenclature | |-------|----------|-------------|--------------| |-------|----------|-------------|--------------| | | | <del></del> | - | _ | <del></del> | _ | | <del>-</del> | - | |--------------|--------------------|---------------------------|----------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|-----------------|------------------------------------|-----------------| | Product Code | Part<br>Identifier | Qual<br>Status | Temp<br>Range | Encryp-<br>tion | Package<br>Type | CPU<br>Freq | DDR<br>Speed | DSP<br>Freq | Die<br>Revision | | BSC | 9132 | N =<br>Industrial<br>Tier | S, L = Std<br>temp<br>(0-105°C)<br>X, J = Ext<br>temp<br>(-40-105°C) | E = SEC<br>Present<br>N = No<br>SEC<br>Present | 7 =<br>FC-PBGA<br>Pb-free<br>Bumps<br>and<br>Package | K =<br>1000 MHz<br>M =<br>1200 MHz<br>P =<br>1400 MHz | N =<br>1333 MHz | K =<br>1000 MHz<br>M =<br>1200 MHz | | # 5.1 Part Marking Parts are marked as the example shown in this figure. ### FCPBGA ATWLYYWW is the traceability code. CCCCC is the country code. MMMMM is the mask number. YWWLAZ is the assembly traceability code. BSC9132CSE1HHHB is the orderable part number. See Table 114 for details. Figure 62. Part Marking for FCPBGA Device # 6 Product Documentation The following documents are required for a complete description of the device and are needed to design properly with the part. Some documents may require a non-disclosure agreement. Contact your local FAE for assistance. • BSC9132 QorIQ Qonverge Multicore Baseband Processor Reference Manual (BSC9132RM) BSC9132 QorlQ Qonverge Baseband Processor Data Sheet, Rev. 1 ### **Revision History** • e500 PowerPC Core Reference Manual (E500CORERM) # 7 Revision History **Table 115. Document Revision History** | Rev | Date | Substantive Change(s) | | | | |-----|---------|--------------------------------------------|--|--|--| | 1 | 08/2014 | Updated Table 1, "BSC9132 Pinout Listing." | | | | | 0 | 03/2014 | Initial public release. | | | | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale, the Freescale logo, QorlQ, and StarCore are trademarks of Freescale Semiconductor, Inc. Reg., U.S. Pat. & Tm. Off. QorlQ Qonverge is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2014 Freescale Semiconductor, Inc. Document Number: BSC9132 Rev. 1 08/2014