

# BCM61B

# NPN/NPN matched double transistor

Rev. 02 — 28 August 2009

**Product data sheet** 

### 1. Product profile

### 1.1 General description

NPN/NPN matched double transistor in a SOT143B small Surface-Mounted Device (SMD) plastic package. Matched version of BCV61.

PNP/PNP equivalent: BCM62B

### 1.2 Features

Current gain matching

### 1.3 Applications

- Current mirror
- Differential amplifier

### 1.4 Quick reference data

Table 1. Quick reference data

| Symbol                           | Parameter                 | Conditions                                                                             | Min             | Тур  | Max  | Unit |
|----------------------------------|---------------------------|----------------------------------------------------------------------------------------|-----------------|------|------|------|
| Per transis                      | stor TR1                  |                                                                                        |                 |      |      |      |
| $V_{CEO}$                        | collector-emitter voltage | open base                                                                              | -               | -    | 45   | V    |
| h <sub>FE</sub>                  | DC current gain           | $V_{CE} = 5 \text{ V};$ $I_C = 2 \text{ mA}$                                           | 200             | 290  | 450  |      |
| Per transis                      | stor                      |                                                                                        |                 |      |      |      |
| I <sub>C</sub>                   | collector current         |                                                                                        | -               | -    | 100  | mA   |
| Per device                       |                           |                                                                                        |                 |      |      |      |
| I <sub>C1</sub> /I <sub>E2</sub> | current matching          | $V_{CE1} = 5 \text{ V};$<br>$I_{E2} = -0.5 \text{ mA};$<br>$T_{amb} \le 25 \text{ °C}$ | <u>[1]</u> 0.92 | 1.02 | 1.12 |      |

<sup>[1]</sup> Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.





### **NPN/NPN** matched double transistor

# 2. Pinning information

Table 2. Pinning

| Table 2. | Pinning                         |                    |           |
|----------|---------------------------------|--------------------|-----------|
| Pin      | Description                     | Simplified outline | Symbol    |
| 1        | collector TR2, base TR1 and TR2 |                    |           |
| 2        | collector TR1                   | 4 3                | 4 3       |
| 3        | emitter TR1                     |                    | TR2 TR1   |
| 4        | emitter TR2                     | 1 2                |           |
|          |                                 |                    | 1 2       |
|          |                                 |                    | 006aaa842 |

## 3. Ordering information

Table 3. Ordering information

| Type number | Package |                                          |         |
|-------------|---------|------------------------------------------|---------|
|             | Name    | Description                              | Version |
| BCM61B      | -       | plastic surface-mounted package; 4 leads | SOT143B |

# 4. Marking

Table 4. Marking codes

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| BCM61B      | *AC                         |

[1] \* = -: made in Hong Kong

\* = p: made in Hong Kong

\* = t: made in Malaysia

\* = W: made in China

### **NPN/NPN** matched double transistor

# 5. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                 | Conditions                             | Min          | Max  | Unit |
|------------------|---------------------------|----------------------------------------|--------------|------|------|
| Per transis      | stor TR1                  |                                        |              |      |      |
| $V_{CBO}$        | collector-base voltage    | open emitter                           | -            | 50   | V    |
| $V_{CEO}$        | collector-emitter voltage | open base                              | -            | 45   | V    |
| Per transis      | stor                      |                                        |              |      |      |
| $V_{EBS}$        | emitter-base voltage      | $V_{CB} = 0 V$                         | -            | 6    | V    |
| I <sub>C</sub>   | collector current         |                                        | -            | 100  | mA   |
| I <sub>CM</sub>  | peak collector current    | single pulse;<br>t <sub>p</sub> ≤ 1 ms | -            | 200  | mA   |
| P <sub>tot</sub> | total power dissipation   | $T_{amb} \le 25  ^{\circ}C$            | <u>[1]</u> - | 220  | mW   |
| Per device       |                           |                                        |              |      |      |
| P <sub>tot</sub> | total power dissipation   | $T_{amb} \le 25  ^{\circ}C$            | <u>[1]</u> - | 390  | mW   |
| Tj               | junction temperature      |                                        | -            | 150  | °C   |
| T <sub>amb</sub> | ambient temperature       |                                        | -65          | +150 | °C   |
| T <sub>stg</sub> | storage temperature       |                                        | -65          | +150 | °C   |
|                  |                           |                                        |              |      |      |

<sup>[1]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

### 6. Thermal characteristics

Table 6. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Min          | Тур | Max | Unit |
|----------------------|---------------------------------------------|-------------|--------------|-----|-----|------|
| Per trans            | istor                                       |             |              |     |     |      |
| $R_{th(j-a)}$        | thermal resistance from junction to ambient | in free air | <u>[1]</u> - | -   | 568 | K/W  |
| Per device           |                                             |             |              |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | [1] -        | -   | 321 | K/W  |

<sup>[1]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

### **NPN/NPN** matched double transistor

# 7. Characteristics

Table 7. Characteristics

 $T_{amb} = 25 \,^{\circ}C$  unless otherwise specified

| Symbol             | Parameter                            | Conditions                                                                                                                                        |            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| Per transis        | tor TR1                              |                                                                                                                                                   |            |     |     |     |      |
| I <sub>CBO</sub>   | collector-base cut-off current       | $V_{CB} = 30 \text{ V};$ $I_{E} = 0 \text{ A}$                                                                                                    |            | -   | -   | 15  | nA   |
|                    |                                      | $V_{CB} = 30 \text{ V};$<br>$I_{E} = 0 \text{ A};$<br>$T_{j} = 150 \text{ °C}$                                                                    |            | -   | -   | 5   | μΑ   |
| I <sub>EBO</sub>   | emitter-base cut-off current         | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}$                                                                                                       |            | -   | -   | 100 | nA   |
| h <sub>FE</sub>    | DC current gain                      | $V_{CE} = 5 \text{ V};$ $I_C = 10 \mu\text{A}$                                                                                                    |            | -   | 250 | -   |      |
|                    |                                      | $V_{CE} = 5 \text{ V};$ $I_{C} = 100 \mu\text{A}$                                                                                                 |            | 100 | -   | -   |      |
|                    |                                      | $V_{CE} = 5 \text{ V};$ $I_C = 2 \text{ mA}$                                                                                                      |            | 200 | 290 | 450 |      |
| V <sub>CEsat</sub> | collector-emitter saturation voltage | $I_C = 10 \text{ mA};$<br>$I_B = 0.5 \text{ mA}$                                                                                                  |            | -   | 50  | 200 | mV   |
|                    |                                      | $I_{C} = 100 \text{ mA};$<br>$I_{B} = 5 \text{ mA}$                                                                                               |            | -   | 200 | 400 | mV   |
| V <sub>BEsat</sub> | base-emitter saturation voltage      | $I_C = 10 \text{ mA};$<br>$I_B = 0.5 \text{ mA}$                                                                                                  | <u>[1]</u> | -   | 760 | -   | mV   |
|                    |                                      | $I_{C} = 100 \text{ mA};$<br>$I_{B} = 5 \text{ mA}$                                                                                               | [1]        | -   | 910 | -   | mV   |
| $V_{BE}$           | base-emitter voltage                 | $V_{CE} = 5 \text{ V};$ $I_{C} = 2 \text{ mA}$                                                                                                    | [2]        | 610 | 660 | 710 | mV   |
|                    |                                      | $V_{CE} = 5 \text{ V};$<br>$I_{C} = 10 \text{ mA}$                                                                                                | [2]        | -   | -   | 770 | mV   |
| C <sub>c</sub>     | collector capacitance                | $V_{CB} = 10 \text{ V};$<br>$I_E = i_e = 0 \text{ A};$<br>f = 1  MHz                                                                              |            | -   | -   | 1.5 | pF   |
| C <sub>e</sub>     | emitter capacitance                  | $V_{EB} = 0.5 \text{ V};$ $I_C = i_c = 0 \text{ A};$ $f = 1 \text{ MHz}$                                                                          |            | -   | 11  | -   | pF   |
| f <sub>T</sub>     | transition frequency                 | $V_{CE} = 5 \text{ V};$ $I_{C} = 10 \text{ mA};$ $f = 100 \text{ MHz}$                                                                            |            | 100 | 250 | -   | MHz  |
| NF n               | noise figure                         | $V_{CE} = 5 \text{ V};$ $I_{C} = 0.2 \text{ mA};$ $R_{S} = 2 \text{ k}\Omega;$ $f = 10 \text{ Hz to}$ $15.7 \text{ kHz}$                          |            | -   | 2.8 | -   | dB   |
|                    |                                      | $\begin{split} &V_{CE}=5 \text{ V;} \\ &I_{C}=0.2 \text{ mA;} \\ &R_{S}=2 \text{ k}\Omega; \\ &f=1 \text{ kHz;} \\ &B=200 \text{ Hz} \end{split}$ |            | -   | 3.3 | -   | dB   |

### **NPN/NPN** matched double transistor

**Table 7.** Characteristics ...continued  $T_{amb} = 25 \,^{\circ}C$  unless otherwise specified

| Symbol                                     | Parameter            | Conditions                                                                              | Min               | Тур  | Max  | Unit |
|--------------------------------------------|----------------------|-----------------------------------------------------------------------------------------|-------------------|------|------|------|
| Per transis                                | stor TR2             |                                                                                         |                   |      |      |      |
| V <sub>EBS</sub>                           | emitter-base voltage | $V_{CB} = 0 \text{ V};$ $I_E = -250 \text{ mA}$                                         | -                 | -    | -1.8 | V    |
|                                            |                      | $V_{CB} = 0 \text{ V};$ $I_E = -10 \mu\text{A}$                                         | -400              | -    | -    | mV   |
| Per device                                 | •                    |                                                                                         |                   |      |      |      |
| I <sub>C1</sub> /I <sub>E2</sub> current m | current matching     | $V_{CE1} = 5 \text{ V};$<br>$I_{E2} = -0.5 \text{ mA};$<br>$T_{amb} \le 25 \text{ °C}$  | [ <u>3</u> ] 0.92 | 1.02 | 1.12 |      |
|                                            |                      | $V_{CE1} = 5 \text{ V};$<br>$I_{E2} = -0.5 \text{ mA};$<br>$T_{amb} \le 150 \text{ °C}$ | [ <u>3]</u> 0.93  | -    | 1.13 |      |
|                                            |                      | $V_{CE1} = 3 \text{ V};$ $I_{E2} = -0.5 \text{ mA};$ $T_{amb} \le 25 \text{ °C}$        | [ <u>3</u> ] 0.91 | 1.01 | 1.11 |      |
|                                            |                      | $V_{CE1} = 1 \text{ V};$ $I_{E2} = -0.5 \text{ mA};$ $T_{amb} \le 25 \text{ °C}$        | [ <u>3]</u> 0.9   | 1    | 1.1  |      |

<sup>[1]</sup>  $V_{BEsat}$  decreases by about 1.7 mV/K with increasing temperature.

<sup>[2]</sup> V<sub>BE</sub> decreases by about 2 mV/K with increasing temperature.

<sup>[3]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

#### NPN/NPN matched double transistor



Fig 1. Collector current as a function of collector-emitter voltage; typical values



 $I_{\rm C}/I_{\rm B}=20$ 

(1)  $T_{amb} = -55 \,^{\circ}C$ 

(2)  $T_{amb} = 25 \, ^{\circ}C$ 

(3)  $T_{amb} = 100 \, ^{\circ}C$ 

Fig 3. Base-emitter saturation voltage as a function of collector current; typical values



 $V_{CE} = 5 V$ 

(1)  $T_{amb} = 100 \, ^{\circ}C$ 

(2)  $T_{amb} = 25 \, ^{\circ}C$ 

(3)  $T_{amb} = -55 \, ^{\circ}C$ 

Fig 2. DC current gain as a function of collector current; typical values



 $I_{\rm C}/I_{\rm B}=20$ 

(1)  $T_{amb} = 100 \, ^{\circ}C$ 

(2)  $T_{amb} = 25 \, ^{\circ}C$ 

(3)  $T_{amb} = -55 \, ^{\circ}C$ 

Fig 4. Collector-emitter saturation voltage as a function of collector current; typical values

### **NPN/NPN** matched double transistor



 $V_{CE} = 5 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}$ 

Fig 5. Base-emitter voltage as a function of collector current; typical values



 $V_{CE}$  = 5 V;  $T_{amb}$  = 25 °C

Fig 6. Transition frequency as a function of collector current; typical values



 $f = 1 \text{ MHz}; T_{amb} = 25 ^{\circ}\text{C}$ 

Fig 7. Collector capacitance as a function of collector-base voltage; typical values



 $f = 1 \text{ MHz}; T_{amb} = 25 ^{\circ}\text{C}$ 

Fig 8. Emitter capacitance as a function of emitter-base voltage; typical values

### **NPN/NPN** matched double transistor



### 8. Test information



### **NPN/NPN** matched double transistor

# 9. Package outline



# 10. Packing information

Table 8. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number | Package | Description                    | Packing qua | intity |
|-------------|---------|--------------------------------|-------------|--------|
|             |         |                                | 3000        | 10000  |
| BCM61B      | SOT143B | 4 mm pitch, 8 mm tape and reel | -215        | -235   |

<sup>[1]</sup> For further information and the availability of packing methods, see Section 14.

### **NPN/NPN** matched double transistor

# 11. Soldering



### **NPN/NPN** matched double transistor

# 12. Revision history

### Table 9. Revision history

| Document ID    | Release date                                                                                                                                                                                             | Data sheet status           | Change notice    | Supersedes |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------|------------|
| BCM61B_2       | 20090828                                                                                                                                                                                                 | Product data sheet          | -                | BCM61B_1   |
| Modifications: | <ul> <li>This data sheet was changed to reflect the new company name NXP Semiconductors<br/>including new legal definitions and disclaimers. No changes were made to the technic<br/>content.</li> </ul> |                             |                  |            |
|                | • Figure 13 "\                                                                                                                                                                                           | Nave soldering footprint So | OT143B": updated |            |
| BCM61B_1       | 20060919                                                                                                                                                                                                 | Product data sheet          | -                | -          |

#### NPN/NPN matched double transistor

### 13. Legal information

### 13.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 13.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 13.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 14. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

© NXP B.V. 2009. All rights reserved.

BCM61B **NXP Semiconductors** 

### **NPN/NPN** matched double transistor

# 15. Contents

| 1    | Product profile           |
|------|---------------------------|
| 1.1  | General description       |
| 1.2  | Features                  |
| 1.3  | Applications              |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 3         |
| 6    | Thermal characteristics 3 |
| 7    | Characteristics 4         |
| 8    | Test information 8        |
| 9    | Package outline 9         |
| 10   | Packing information 9     |
| 11   | Soldering 10              |
| 12   | Revision history          |
| 13   | Legal information         |
| 13.1 | Data sheet status         |
| 13.2 | Definitions               |
| 13.3 | Disclaimers               |
| 13.4 | Trademarks 12             |
| 14   | Contact information 12    |
| 15   | Contents                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

