

**High Reliability Series Serial EEPROM Series** 

# I<sup>2</sup>C BUS Serial EEPROMs



BR24G□□□-3 Series

BR24G01-3, BR24G02-3, BR24G04-3, BR24G08-3, BR24G16-3, BR24G32-3, BR24G64-3, BR24G128-3, BR24G256-3, BR24G512-3, BR24G1M-3

★:BR24G512/1M-3 are model, the description matters are target all specifications because of the model under development.

ROHM's series of serial EEPROMs represent the highest level of reliability on the market. A double cell structure provides a failsafe method of data reliability, while a double reset function prevents data miswriting, pushing the boundaries of reliability to the limit.

# Contents

BR24G□□□-3 \$eries

BR24G01-3, BR24G02-3, BR24G04-3, BR24G08-3, BR24G16-3, BR24G32-3, BR24G64-3, BR24G128-3, BR24G256-3, BR24G512-3, BR24G1M-3

# I<sup>2</sup>C BUS Serial EEPROMs

BR24G□□□-3 Series

BR24G01-3, BR24G02-3, BR24G04-3, BR24G08-3, BR24G16-3, BR24G32-3, BR24G64-3, BR24G128-3, BR24G256-3, BR24G512-3, BR24G1M-3

# Description

BR24G D-3 series is a serial EEPROM of I<sup>2</sup>C BUS interface method

#### Features

- Completely conforming to the world standard I<sup>2</sup>C BUS. All controls available by 2 ports of serial clock(SCL) and serial data(SDA)
- Other devices than EEPROM can be connected to the same port, saving microcontroller port
- 1.7V~5.5V single power source action most suitable for battery use
- 1.7V~5.5 V wide limit of action voltage, possible FAST MODE 400KHz action
- Page write mode useful for initial value write at factory shipment
- · Auto erase and auto end function at data write
- · Low current consumption
- Write mistake prevention function
   Write (write protect) function added
   Write mistake prevention function at low voltage
- DIP-T8/SOP8G/SOP-J8G/SSOP-B8G/TSSOP-B8G/VSON08GX2030/various package
- Data rewrite up to 1,000,000 times
- · Data kept for 40 years
- · Noise filter built in SCL / SDA terminal
- · Shipment data all address FFh

#### ●BR24G series

| Capacity | Bit format | Туре        | Power source<br>Voltage | DIP-T8       | SOP8G       | SOP-J8G | S8OP-B8G | TSSOP-B8G | VSON08G<br>X2030 |
|----------|------------|-------------|-------------------------|--------------|-------------|---------|----------|-----------|------------------|
| 1Kbit    | 128×8      | BR24G01-3   | 1.7~5.5V                |              | •           |         | •        | •         | •                |
| 2Kbit    | 256×8      | BR24G02-3   | 1.7 <b>~</b> 5,5V       | • )          | •           | •       | •        | •         | •                |
| 4Kbit    | 512×8      | BR24G04-3   | 1/.7~/5.5V              | • L          |             | •       | •        | •         | •                |
| 8Kbit    | 1K×8       | BR24G08-3 < | 1.7∼5.5V                | <b>/•</b> _  |             | •       | •        | •         | •                |
| 16Kbit   | 2K×8       | BR24G16-3   | 1,7~5.5V                | / 🖋          | •           | •       | •        | •         | •                |
| 32Kbit   | 4K×8       | BR24G32-3   | 1.7~5.5V                | ∕●           | •           | •       | •        | •         | •                |
| 64Kbit   | 8K×8       | BR24G64-3   | 1.7~5.5V                | •            |             |         | •        | •         | •                |
| 128Kbit  | 16K×8      | BR24G128-3  | 1.7~5.5V                | \ • \        | •           | •       | •        | •         | •                |
| 256Kbit  | 32K×8      | BR24G256-3  | 1.7~5.5V                | (a)          | <i>&gt;</i> | •       | •        | •         |                  |
| 512Kbit  | 64K×8      | BR24G512-3  | 1.7~5.5V                | _ <b>☆</b> \ | <b>★</b>    | ҂       | *        | *         |                  |
| 1024Kbit | 128K×8     | BR24G1M-3   | 1.7~5.5V                | *            | ☆           |         |          |           |                  |





## ● Absolute maximum ratings (Ta=25°C)

| Parameter                 | symbol          | Limits                | Unit |  |
|---------------------------|-----------------|-----------------------|------|--|
| Impressed voltage         | V <sub>cc</sub> | -0.3~+6.5             | V    |  |
|                           |                 | 450 (SOP8G) *1        |      |  |
|                           |                 | 450 (SOP-J8G) *2      |      |  |
| Permissible               | Pd              | 300 (SSOP-B8G)*3      | mW   |  |
| dissipation               | Pa              | 330 (TSSOP-B8G) *4    |      |  |
|                           |                 | 300 (VSON08GX2030) *5 |      |  |
|                           |                 | 800 (DIP-T8) *6       |      |  |
| Storage temperature range | Tstg            | <b>−65~+150</b>       | °C   |  |
| Action temperature range  | Topr            | -40~+85               | °C   |  |
| Terminal voltage          | -               | -0.3~Vcc+1.0*7        | V    |  |
| Junction Temperature *8   | Tjmax           | 150                   | °C   |  |

When using at Ta=25°C or higher, 8.0mW(\*6), 4.5mW(\*1,\*2), 3.0mW(\*3,\*5), 3.3mW(\*4) to be reduced per 1°C.

\*7 The Max value of Terminal Voltage is not over 6.5V. When the pulse width is 50ns or less, the Min value of Terminal Voltage is not under -1.0V. (BR24G16/32/64/128/256/512/1M-3) the Min value of Terminal Voltage is not under -0.8V. (BR24G01/02/04/08-3)

#### Electrical characteristics

(Unless otherwise specified, Ta=-40~+85°C, VCC=1.7~5.5V)

| Parameter                     | Symbol           |                    | Limits |           | Unit | Conditions                                                                                                        |
|-------------------------------|------------------|--------------------|--------|-----------|------|-------------------------------------------------------------------------------------------------------------------|
| Parameter                     | Symbol           | Min.               | Тур.   | Max.      | Unit | Conditions                                                                                                        |
| "H" input voltage 1           | V <sub>IH1</sub> | 0.7Vcc             | -      | Vcc+1.0   | V    |                                                                                                                   |
| "L" input voltage 1           | V <sub>IL1</sub> | -0.3 <sup>*2</sup> | -      | 0.3Vcc    | V    |                                                                                                                   |
| "L" output voltage 1          | V <sub>OL1</sub> | -                  | -      | 0.4       | V    | I <sub>OL</sub> =3.0mA, 2.5V≦Vcc≦5.5V (SDA)                                                                       |
| "L" output voltage 2          | V <sub>OL2</sub> | -                  | -      | 0.2       | V    | I <sub>OL</sub> =0.7mA, 1.7V≦Vcc<2.5V (SDA)                                                                       |
| Input leak current            | ILI              | -1                 | -      | 1         | μA   | V <sub>IN</sub> =0~Vcc                                                                                            |
| Output leak current           | ILO              | -1                 | -      | 1         | μA   | V <sub>OUT</sub> =0~Vcc (SDA)                                                                                     |
|                               |                  | II                 | =      | 2.0       |      | Vcc=5.5V,f <sub>SCL</sub> =400kHz, t <sub>WR</sub> =5ms,<br>Byte write, Page write<br>BR24G01/02/04/08/16/32/64-3 |
|                               | I <sub>CC1</sub> | =                  | -      | 2.5       | mA   | Vcc=5.5V,f <sub>SCL</sub> =400kHz, f <sub>WR</sub> =5r/ns,<br>Byte write, Page write<br>BR24G128/256-3            |
| Current consumption at action |                  | I                  | -      | *1<br>4.5 |      | Vcc=5.5V,f <sub>SCL</sub> =400kHz, t <sub>WN</sub> =5ms,<br>Byte write, Page write<br>BR24G512/1M-3               |
| at action                     |                  | -                  | ı      | 0.5       | mA/  | Vco=5.5V,fsct=400kHz<br>Random_read,current read,<br>sequential read<br>BR24G01/02/04/08/16/32/64/128/256-3       |
|                               | Icc2             | 2.0<br><           |        | 2.0       |      | Vcc=5.5V,f <sub>SCL</sub> =400kHz / Random read, current read, sequential read BR24G512/1M-3                      |
| Stondby gurrent               |                  | -                  | _      | 2.0       | μΑ   | Vsc=5.5V, SDA · SCL=Vcc<br>A0,A1,A2=GND,WP=GND<br>BR24G01/62/04/08/16/32/64/128/256-3                             |
| Standby current               | I <sub>SB</sub>  |                    | -      | *1<br>3.0 |      | Vcc=5.5V, SDA SCL=Vcc<br>A0, A1, A2=GND, WR=GND<br>BR24G512/1M-3                                                  |

ORadiation resistance design is not made.
\*1 BR24G512/1M-3 is a target value per

BR24G512/1M-3 is a target value because it is developing.
 When the pulse width is 50ns or less, it is -1.0V-(BR24G16/32/64/128/256/512/1M-3) When the pulse width is 50ns or less, it is -0.8V. (BR24G01/02/04/08-3)

●Sync data input / output timing



output in sync with the fail of SCL



Fig.1-(c) Write cycle timing

# ●Memory cell characteristics (Ta=25°C, Vcc=1.7~5.5V)

| Parameter                       | Min.      | Тур. | Max | Unit  |
|---------------------------------|-----------|------|-----|-------|
| Number of data rewrite times *1 | 1,000,000 | _    | _   | Times |
| Data hold years *1              | 40        | _    | _   | Years |

\*1 Not 100% TESTED

## Recommended operating conditions

|                        | J /      | /       |      |
|------------------------|----------|---------|------|
| Parameter              | Symbol   | Limits  | Unit |
| Power source voltage / | Усс      | 1.7~5.5 |      |
| Input voltage          | $V_{IN}$ | 0~Vco   | V    |
| $\wedge$               | *        |         |      |

# Action timing characteristics

(Unless otherwise specified, Ta=-40~+85°C, VCC=1.7~5.5V)

|   | (O)noog outorwice gpeenined, ta                |          | 00 0, | • • • • | 1.7  | J. J. |
|---|------------------------------------------------|----------|-------|---------|------|-------|
|   | Parameter                                      | Symbol   |       | Limit   |      | Unit  |
|   | r al allifetel                                 | ymbol    | Min.  | Тур.    | Max. | Offic |
|   | SCL frequency                                  | fSøL     | _     | -       | 400  | kHz   |
|   | Data clock "HIGH" time                         | #HIGH    | 0.6   | -       | _    | μs    |
| _ | Data clock "LOW" time                          | tLOW     | 1.2   | -       | _    | μs    |
|   | SDA/SCL rise time 1                            | tR       | -     | ı       | 1.0  | μs    |
| _ | SDA, SCL fall time 1                           | tF       | -     | ı       | 1.0  | μs    |
|   | Start condition hold time                      | tHD:STA  | 0.6   | -       | _    | μs    |
|   | Start condition setup time                     | tSU:STA  | 0.6   | _       | _    | μs    |
|   | Input data hold time                           | tHD:DAT  | 0     | -       | _    | ns    |
|   | Input data setup time                          | tSU:DAT  | 100   | -       | _    | ns    |
|   | Output data delay time                         | tPD      | 0.1   | -       | 0.9  | μs    |
|   | Output data hold time                          | tDH      | 0.1   | ı       | _    | μs    |
|   | Stop condition setup time                      | tSU:STO  | 0.6   | -       | _    | μs    |
|   | Bus release time before transfer start         | tBUF     | 1.2   | -       | _    | μs    |
|   | Internal write cycle time                      | tWR      | -     | ı       | 5    | ms    |
|   | Noise removal valid period (SDA, SCL terminal) | tl       | -     | ı       | 0.1  | μs    |
| _ | WP hold time                                   | tHD:WP   | 1.0   | -       | _    | μs    |
|   | WP setup time                                  | tSU:WP   | 0.1   | -       | _    | μs    |
|   | WP valid time                                  | tHIGH:WP | 1.0   | _       | _    | μs    |
|   |                                                |          |       |         |      |       |

\*1 Not 100% TESTED.

Condition

Input data level:VIL=0.2×Vcc VIH=0.8×Vcc
Input data timing reference level: 0.3×Vcc/0.7×Vcc
Output data timing reference level: 0.3×Vcc/0.7×Vcc
Rise/Fall time: ≤20ns



Fig.1-(d) WP timing at write execution



Fig.1-(e) WP timing at write cancel

<sup>\*8</sup> Junction temperature at the storage condition.

#### Block diagram



#### Pin assignment and description

| Terminal<br>Name | Input/<br>Output | BR24G01-3             | BR24G02-3                            | BR24G04-3                 | ВR     | 24/508-3                               | BR24G16-3   | ВІ | R24G32/64/128/256/512-3 | BR24G1M-3   |  |
|------------------|------------------|-----------------------|--------------------------------------|---------------------------|--------|----------------------------------------|-------------|----|-------------------------|-------------|--|
| A0               | Input            | Slave addres          | s setting                            |                           | / Dq   | n't use *                              |             | 1  | Slave address setting   | Don't use * |  |
| A1               | Input            | Slave address setting |                                      |                           |        | Don't use ∗                            |             |    | Slave address setting   |             |  |
| A2               | Input            | Slave addres          | s setting                            |                           |        |                                        | Don't use * | /  | Slave address setting   |             |  |
| GND              | _                |                       |                                      | R                         | efeken | ence voltage of all input / output,/0V |             |    |                         |             |  |
| SDA              | Input/<br>output |                       | Serial data input serial data output |                           |        |                                        |             |    |                         |             |  |
| SCL              | Input            |                       | Serial clock input                   |                           |        |                                        |             |    |                         |             |  |
| WP               | Input            |                       |                                      | Write protect terminal    |        |                                        |             |    |                         |             |  |
| Vcc              | _                |                       |                                      | Connect the power source. |        |                                        |             |    |                         |             |  |

\* Pins not used as device address may be set to any of 'H'/, 'L', and 'Hi-Z'

# ● Characteristic data (The following values are Typ. ones.)





Fig.5 'L' output voltage  $V_{OL1}$ - $I_{OL}$ (Vcc=1.7V)



Fig.8 Output leak current I<sub>LO</sub>(SDA)

# Characteristic data (The following values are Typ. ones.)



# ● Characteristic data (The following values are Typ. ones.)



#### I<sup>2</sup>C BUS communication

#### OI<sup>2</sup>C BUS data communication

I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I2C BUS carries out data transmission with plural devices connected by 2 communication lines of serial data (SDA) and serial clock (SCL).

Among devices, there are "master" that generates clock and control communication start and end, and "slave" that is controlled by address peculiar to devices. EEPROM becomes "slave". And the device that outputs data to bus during data communication is called "transmitter", and the device that receives data is called "receiver".



#### OStart condition (Start bit recognition)

- Before executing each command, start condition (start bit) where SDA goes from 'H/GH/ down to 'LOW' when SCL is 'HIGH' is necessary.
- This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command is executed.

#### OStop condition (stop bit recongnition)

· Each command can be ended by SDA rising from 'LOW' to 'HIGH' when stop condition (stop bit), namely, SCL is 'HIGH'

#### OAcknowledge (ACK) signal

- · This acknowledge (ACK) signal is a software rule to show whether data transfer has been made normally or not. In master and slave, the device ( $\mu$ -COM at slave address input of write command, read command, and this IC at data output of read command) at the transmitter (sending) side releases the bus after output of 8bit data.
- The device (this IC at slave address input of write command, read command, and  $\mu$ -COM at data output of read command) at the receiver (receiving) side sets SDA 'L'QW' during 9 clock cycles, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data.
- This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal (ACK signal) 'LOW'.
  Each write action outputs acknowledge signal (ACK signal) 'LOW', at receiving 8bit data (word address and write data).
- · Each read action outputs 8bit data (read data), and detects acknowledge signal (ACK signal) 'LOW'. When acknowledge signal (ACK signal) is detected, and stop condition is not sent from the master ( $\mu$ -COM) side, this IC continues data output. When acknowledge signal (ACK signal) is not detected, this IC stops data transfer, and recognizes stop condition (stop bit), and ends read action. And this IC gets in status.

# ODevice addressing

- Output slave address after start condition from master.
- The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'.
- · Next slave addresses (A2 A1 A0 --- device address) are for selecting devices, and plural ones can be used on a same bus according to the number of device addresses.
- The most insignificant bit (R/W --- READ / WRITE) of slave address is used for designating write or read action, and is as shown below.

7/19

Setting R / w to 0 write (setting 0 to word address setting of random read) Setting R / W to 1 ------ řead

| Туре                    |     | \  |   | Sla | ave ac | ldress |    |     | Maximum number of<br>Connected buses |
|-------------------------|-----|----|---|-----|--------|--------|----|-----|--------------------------------------|
| BR24G01-3,8R24G02-3     | 1   | 0  | 1 | 0   | A2     | A1     | A0 | R/W | 8                                    |
| BR24G04-3               | 1   | √ó | 1 | 0   | A2     | A1     | P0 | R/W | 4                                    |
| BR24G08-3               | 1   | 0  | 1 | 0   | A2     | P1     | P0 | R/W | 2                                    |
| BR24G16-3               | > 1 | 0  | 1 | 0   | P2     | P1     | P0 | R/W | 1                                    |
| BR24G32-3,BR24G64-3,    |     |    |   |     |        |        |    |     |                                      |
| BR24G128-3, BR24G256-3, | 1   | 0  | 1 | 0   | A2     | A1     | A0 | R/W | 8                                    |
| BR24G512-3              |     |    |   |     |        |        |    |     |                                      |
| BR24G1M-3               | 1   | 0  | 1 | 0   | A2     | A1     | P0 | R/W | 4                                    |

P0∼P2 are page select bits.

# Write Command

#### OWrite cycle

· Arbitrary data is written to EEPROM. When to write only 1 byte, byte write is normally used, and when to write continuous data of 2 bytes or more, simultaneous write is possible by page write cycle. The maximum number of write bytes is specified per device of each capacity. up to 256 arbitrary bytes can be written. (In the case of BR24G1M-3) SLAVE WORD DATA As for WA7, BR24G01-3 becomes Don't care. Fig.38 Byte write cycle (BR24G01/02/04/08/16-3) A R 1st WORD SLAVE 2nd WORD DATA As for WA12, BR24G32-3 becomes Don't care. As for WA13, BR24G32/64-3 becomes Don't care. As for WA14, BR24G32/64/128-3 becomes Don't care. As for WA15, BR24G32/64/128/256-3 becomes Don't care. Fig.39 Byte write cycle (BR24G32/64/128/256/512/1M-3) \*2 DATA(n) DATA(n+15) ADDRESS(n) As for WA7, BR24G01-3 becomes Don't care. As for BR24G01/02-3 becomes (n+7) Fig.40 Page write cycle (BR24G01/02/04/08/16-3) As for WA12, BR24G32-3 becomes Don't care. As for WA13, BR24G32/64-3 becomes Don't care. As for WA14, BR24G32/64/128-3 becomes Don't care. As for WA15, BR24G32/64/128/256-3 becomes Don't care. As for BR24G128/256-3 becomes (n+63) As for BR24G512-3 becomes (n+127) As for BR24G1M-3 becomes (n+255) Fig.41 Page write cycle (BR24G32/64/128/256/512/1M-3) Note) In BR24G16-3, A2 becomes P2. \*3 In BR24G08/16-3, A1 becomes P1. In BR24G04/08/16/1M-3 A0 becomes P0. Fig.42 Difference of slave address of each type

- · During internal write execution, all input commands are ignored, therefore ACK is not sent back.
- Data is written to the address designated by word address (n-th address)
- · By issuing stop bit after 8bit data input, write to memory cell inside starts.
- When internal write is started, command is not accepted for tWR (5ms at maximum).

• By page write cycle, the following can be written in bulk : Up to 8Byte (BR24G01-3, BR24G02-3),

Up to 16Byte (BR24G04-3, BR24G08-3, BR24G16-3)

Up to 32Byte (BR24G32-3, BR24G64-3)

Up to 64Byte (BR24G128-3, BR24G256-3)

Up to 128Byte (BR24G512-3)

Up to 256Byte (BR24G1M-3)/

And when data of the maximum bytes or higher is sent, data from the first byte is overwritten. (Refer to "Internal address increment" of "Notes on page write cycle" in P10.)

- As for page write cycle of BR24G01-3 and BR24G02-3, after the significant 4 bits (in the case of BR24G01-3) of word address, or
  the significant 5 bits (in the case of BR24G02-3) of word address are designated arbitrarily, by continuing data input of 2 bytes or
  more, the address of insignificant 3 bits is incremented internally, and data up to 8 bytes can be written.
- As for page write command of BR24G04-3, BR24G08-3 and BR24G16-3, after page select bit 'P0/in the case of BR24G04-3), after page select bit 'P0,P1'(in the case of BR24G08-3), after page select bit 'P0,P1,P2'(in the case of BR24G16-3) of slave address are designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 4 bits is incremented internally, and data up to 16 bytes can be written.
- As for page write cycle of BR24G32-3 and BR24G64-3, after the significant 7 bits (in the case of BR24G32-3) of word address, or the significant 8 bits (in the case of BR24G64-3) of word address are designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 5 bits is incremented internally, and data up to 32 bytes can be written.
- As for page write cycle of BR24G128-3 and BR24G256-3, after the significant 8 bits in the case of BR24G128-3) of word address, or the significant 9 bits (in the case of BR24G256-3) of word address are designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 6 bits is incremented internally, and data up to 64 bytes can be written.
- As for page write cycle of BR24G512-3 after the significant 9 bits of word address is designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 7 bits is incremented internally, and data up to 128 bytes can be written.
- As for page write cycle of BR24G1M-3 after page select bit 'P0' and the significant 8 bit of word address are designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 8 bits is incremented internally, and data up to 256 bytes can be written.



#### ONotes on page write cycle

List of numbers of page write

| Number of<br>Pages | 8Byte                  | 16Byte                              | 32Byte                 | 64Byte                   | 128Byte    | 256Byte   |
|--------------------|------------------------|-------------------------------------|------------------------|--------------------------|------------|-----------|
| Product<br>number  | BR24G01-3<br>BR24G02-3 | BR24G04-3<br>BR24G08-3<br>BR24G16-3 | BR24G32-3<br>BR24G64-3 | BR24G128-3<br>BR24G256-3 | BR24G512-3 | BR24G1M-3 |

The above numbers are maximum bytes for respective types.

Any bytes below these can be written.

In the case BR24G256-3, 1 page=64bytes, but the page write cycle time is 5ms at maximum for 64byte bulk write. It does not stand 5ms at maximum × 64byte=320ms(Max.)

#### OInternal address increment

Page write mode (in the case of BR24G16-3)



For example, when it is started from address 0Eh, therefore, increment is made as below,

0Eh→0Fh→00h→0/h·/ which please note.

※0年h····0E in hexadecimal, therefore, 00001110 becomes a binary number.

# OWrite protect (WP) terminal

· Write protect (WP) function

When WP terminal is set to Vcc (H level), data rewrite of all addresses is prohibited. When it is set to GND (L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or GND, or control it to H level or L level. Do not use it open. In the case of use it as an ROM, it is recommended to connect it to pull up or Vcc.

At extremely low voltage at power ON// OFF, by setting the WP terminal 'H', mistake write can be prevented.



#### Read Command

#### ORead cycle

Data of EEPROM is read. In read cycle, there are random read cycle and current read cycle.

Random read cycle is a command to read data by designating address, and is used generally.

Current read cycle is a command to read data of internal address register without designating address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available, and the next address data can be read in succession.



- · In random read cycle, data of designated word address can be read.
- · When the command just before current read cycle is random read cycle, current read cycle (each including sequential read cycle), data of incremented last read address (n)-th address, i.e., data of the (n+1)-th address is output.
- · When ACK signal 'LOW' after Do is detected, and stop condition is not sent from master (  $\mu$  -COM) side, the next address data can be read in succession.
- Read cycle/s ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal is started at SCL signal 'H'.
- · When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output.

Therefore, read command cycle cannot be ended. When to end read command cycle, be sure input stop condition to input 'H' to ACK signal after D0, and to start SDA at SCI signal 'H'.

Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is started at SCL signal 'H'.



In BR24G16-3, A2 becomes P2. In BR24G08/16-3, A1 becomes P1. In BR24G08/16/1M-3, A0 becomes P0.

Fig.47 Difference of slave address of each type

#### Software reset

Software reset is executed when to avoid malfunction after power on, and to reset during command input. Software reset has several kinds, and 3 kinds of them are shown in the figure below. (Refer to Fig.48-(a), Fig.48-(b), Fig.48-(c).) In dummy clock input area, release the SDA bus ('H' by pull up). In dummy clock area, ACK output and read data '0' (both 'L' level) may be output from EEPROM, therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices.



During internal write execution, all input commands are ignored, therefore ACK is not sent back. During internal automatic write execution after write cycle input, next command (slave address) is sent, and if the first ACK signal sends back 'L', then it means end of write action, while if it sends back 'H', it means now in writing. By use of acknowledge polling, next command can be executed without waiting for tWR = 5ms.

When to write continuously,  $R/\overline{W} = 0$ , when to carry out current read cycle after write, slave address  $R/\overline{W} = 1$  is sent, and if ACK signal sends back 'L', then execute word address input and data output and so forth.



Fig.49 Case to continuously write by acknowledge polling

12/19

#### WP valid timing (write cancel)

WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so forth, pay attention to the following WP valid timing. During write cycle execution, in cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to taken in D0 of data(in page write cycle, the first byte data) is cancel invalid area.

WP input in this area becomes Don't care. The area from the rise of SCL to take in D0 to input the stop condition is cancel valid area. And, after execution of forced end by WP, standby status gets in.



During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Fig.51)

However, in ACK output area and during data read, SDA bus may output 'L', and in this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. And when command is cancelled by start, stop condition, during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined, therefore, it is not possible to carry out current read cycle in succession. When to carry out read cycle in succession, carry out random read cycle.



# ●I/O peripheral circuit

#### OPull up resistance of SDA terminal

SDA is NMOS open drain, so requires pull up resistance. As for this resistance value ( $R_{PU}$ ), select an appropriate value to this resistance value from microcontroller  $V_{IL}$ ,  $I_L$ , and  $V_{OL}$ - $I_{OL}$  characteristics of this IC. If  $R_{PU}$  is large, action frequency is limited. The smaller the  $R_{PU}$ , the larger the consumption current at action.

#### OMaximum value of R<sub>PU</sub>

The maximum value of R<sub>PU</sub> is determined by the following factors.

①SDA rise time to be determined by the capacitance (CBUS) of bus line of R<sub>PU</sub> and SDA should be tt√ or below.

And AC timing should be satisfied even when SDA rise time is late.

②The bus electric potential A to be determined by input leak total ( $I_L$ ) of device connected to bus at output of 'H' to SDA bus and  $R_{PU}$  should sufficiently secure the input 'H' level ( $V_{IH}$ ) of microcontroller and EEPROM including recommended noise margin 0.2Vcc.

$$\begin{array}{ccc} \therefore & \text{RPU} & \leqq \frac{0.8 \text{VCC-ViH}}{\text{IL}} \\ & \text{Ex.) Vcc = 3V} & \text{IL=10} \mu \text{A} & \text{ViH=0.7 Vcc} \\ & \text{from} \textcircled{2} \end{array}$$

RPU 
$$\leq \frac{0.8 \times 3 - 0.7 \times 3}{10 \times 10^{-6}}$$

$$\leq$$
 300 [k $\Omega$ ]

#### O Minimum value of R<sub>PU</sub>

The minimum value of R<sub>PU</sub> is determined by the following factors.

When IC outputs LOW, it should be satisfied that V<sub>OLMAX</sub>=0.4\(\frac{1}{2}\) and I<sub>OLMAX</sub>=3mA.



$$\frac{\text{Vcc-Vol}}{\text{Rpu}} \leq \text{IoL}$$

$$\therefore$$
 RPU  $\geq \frac{VCC-VOL}{IOL}$ 

②Volmax= should secure the input 'L' level (V<sub>IL</sub>) of microcontroller and EEPROM including recommended noise margin 0.1Vcc.

Ex.) Vcc =3V, Vol=0.4V, IoL=3rhA, microcontroller, EEPROM V<sub>IL</sub>=0.3Vcc

from① RPU 
$$\geq \frac{3-0.4}{3\times10^{-3}}$$
 $\geq 867 [\Omega]$ 
And Vol=0.4 [V]
 $V_{IL}=0.3\times3$ 
 $=0.9-[V]$ 

Therefore, the condition 2 is satisfied.

## OPull up resistance of SCL terminal

When SCL control is made at CMOS output port, there is no need, but in the case there is timing where SCL becomes 'Hi-Z', add a pull up resistance. As for the pull up resistance, one of several  $k\Omega$  ~ several ten  $k\Omega$  is recommended in consideration of drive performance of output port of microcontroller.



#### Cautions on microcontroller connection

#### ORs

In I<sup>2</sup>C BUS, it is recommended that SDA port is of open drain input/output. However, when using CMOS input / output of tri state to SDA port, insert a series resistance Rs between the pull up resistance Rpu and the SDA terminal of EEPROM. This controls over current that occurs when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously. Rs also plays the role of protection of SDA terminal against surge. Therefore, even when SDA port is open drain input/output, Rs can be used.



Fig.53 I/O circuit diagram

# Fig.54 Input / output collision timing

#### OMaximum value of Rs

The maximum value of Rs is determined by the following relations,

- ①SDA rise time to be determined by the capacity (CBUS) of bus line of Rpu and SDA should be tR or below.

  And AC timing should be satisfied even when SDA rise time is late.
- ②The bus electric potential ⚠to be determined by Rpu and Rs the moment when EEPROM outputs 'L' to SDA bus sufficiently secure the input 'L' level (V<sub>IL</sub>) of microcontroller including recommended noise margin 0.1Vcc.



OMinimum value of Rs

The minimum value of Rs is determined by over current at bus collision. When over current flows, noises in power source line, and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of impedance of power source line in set and so forth. Set the over current to EEPROM 10mA or below.



$$\frac{\text{VCC}}{\text{Rs}} \le I$$

∴ Rs  $\ge \frac{\text{VCC}}{I}$ 

Ex.) VCC=3V, I=10mA

$$Rs \ge \frac{3}{10 \times 10^{-3}}$$
$$\ge 300[\Omega]$$

# ●I<sup>2</sup>C BUS input / output circuit

OInput (A0, A1, A2, SCL, WP)



#### Notes on power ON

At power on, in IC internal circuit and set, Vcc rises through unstable low voltage area, and IC inside is not completely reset, and malfunction may occur. To prevent this, functions of POR circuit and LVCC circuit are equipped. To assure the action, observe the following conditions at power on.

- 1. Set SDA = 'H' and SCL ='L' or 'H'
- 2. Start power source so as to satisfy the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, and Vbot for operating POR probable



Fig.59 Rise waveform diagram

Recommended conditions of tR, tOFF, Vbot

| tR            | / tØFF         | Vbot          |
|---------------|----------------|---------------|
| 10ms or below | 10ms or larger | 0.3V or below |
| 100 or below  | 10ms or larger | 0.2V or below |

3. Set SDA and SCL so as not to become 'Hi-Z'.

When the above conditions 1 and 2 cannot be observed, take the following countermeasures.

- a) In the case when the above condition 1 cannot be observed. When SDA becomes 'L' at power/on.
  - →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'.



Fig.60 When SCL= 'H' and SDA= 'L'



Fig.61 When SCL='L' and SDA='

- b) In the case when the above condition 2 cannot be observed.
  - →After power source becomes stable, execute software reset(P12)
- c) In the case when the above conditions 1 and 2 cannot be observed.
  - →Carry out a), and then carry out b).
- Low voltage malfunction prevention function/

LVCC circuit prevents data rewrite action at low power, and prevents wrong write. At LVCC voltage (Typ. =1.2V) or below, it prevent data rewrite.

Vcc noise countermeasures

OBypass capacitor

When noise or surge gets in the power source line, malfunction may occur, therefore, for removing these, it is recommended to attach a by pass capacitor (0.1µF) between IC Vcc and GND. At that moment, attach it as close to IC as possible.

And, it is also recommended to attach a bypass capacitor between board Vcc and GND.

- Cautions on use
- (1) Described numeric values and data are design representative values, and the values are not guaranteed.
- (2) We believe that application circuit examples are recommendable, however, in actual use, confirm characteristics further sufficiently. In the case of use by changing the fixed number of external parts, make your decision with sufficient margin in consideration of static characteristics and transition characteristics and fluctuations of external parts and our LSI.
- (3) Absolute maximum ratings

If the absolute maximum ratings such as impressed voltage and action temperature range and so forth are exceeded, LSI may be destructed. Do not impress voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be impressed to LSI.

(4) GND electric potential

Set the voltage of GND terminal lowest at any action condition. Make sure that each terminal voltage is lower than that of GND terminal.

- (5) Terminal design
  - In consideration of permissible loss in actual use condition, carry out heat design with sufficient margin.
- (6) Terminal to terminal shortcircuit and wrong packaging

When to package LSI onto a board, pay sufficient attention to LSI direction and displacement. Wrong packaging may destruct LSI. And in the case of shortcircuit between LSI terminals and terminals and power source, terminal and GND owing to foreign matter, LSI may be destructed.

(7) Use in a strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently.



# SSOP-B8G





# TSSOP-B8G





# VSON08GX2030



