# Intel<sup>®</sup> Atom™ Processor Z5xx<sup>∆</sup> Series # **Datasheet** — For the Intel<sup>®</sup> Atom™ Processor Z560<sup>4</sup>, Z550<sup>4</sup>, Z540<sup>4</sup>, Z530<sup>4</sup>, Z520<sup>4</sup>, Z515<sup>4</sup>, Z510<sup>4</sup>, and Z500<sup>4</sup> on 45 nm Process Technology June 2010 Document Number: 319535-003US INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or by visiting <a href="Intel's Web Site">Intel's Web Site</a>. <sup>a</sup>Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor\_number for details. Intel® Virtualization Technology (Intel® VT) requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain platform software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor. Hyper-Threading Technology requires a computer system with a processor supporting Hyper-Threading Technology and HT Technology enabled chipset, BIOS and operating system. Performance will vary depending on the specific hardware and software you see. See http://www.intel.com/technology/hypertheading/ for more information including details on which processor supports HT Technology. Intel®, Intel® Atom™, Intel® Centrino®, Enhanced Intel SpeedStep® Technology, Intel® Virtualization Technology (Intel® VT), Intel® Thermal Monitor, Intel® Streaming SIMD Extensions 2 and 3 (Intel® SSE2 and Intel® SSE3), Intel® Burst Performance Technology (Intel® BPT), Intel® Hyper-Threading Technology (Intel® HT Technology), and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2007–2010 Intel Corporation. All rights reserved. # **Contents** | 1 | Introd | duction | 7 | |---|---------|--------------------------------------------------|----| | | 1.1 | Abstract | | | | 1.2 | Major Features | | | | 1.3 | Terminology | | | | 1.4 | References | | | 2 | Low Po | ower Features | 13 | | | 2.1 | Clock Control and Low-Power States | 13 | | | | 2.1.1 Package/Core Low-Power State Descriptions | | | | 2.2 | Dynamic Cache Sizing | 22 | | | 2.3 | Enhanced Intel SpeedStep® Technology | 23 | | | 2.4 | Enhanced Low-Power States | 24 | | | 2.5 | FSB Low Power Enhancements | 25 | | | | 2.5.1 CMOS Front Side Bus | 25 | | | 2.6 | Intel® Burst Performance Technology (Intel® BPT) | 26 | | 3 | Electri | ical Specifications | 27 | | | 3.1 | FSB, GTLREF, and CMREF | 27 | | | 3.2 | Power and Ground Pins | 27 | | | 3.3 | Decoupling Guidelines | 28 | | | | 3.3.1 V <sub>CC</sub> Decoupling | | | | | 3.3.2 FSB AGTL+ Decoupling | | | | 3.4 | FSB Clock (BCLK[1:0]) and Processor Clocking | | | | 3.5 | Voltage Identification and Power Sequencing | | | | 3.6 | Catastrophic Thermal Protection | | | | 3.7 | Reserved and Unused Pins | | | | 3.8 | FSB Frequency Select Signals (BSEL[2:0]) | 31 | | | 3.9 | FSB Signal Groups | | | | 3.10 | CMOS Asynchronous Signals | 33 | | | 3.11 | Maximum Ratings | 33 | | | 3.12 | Processor DC Specifications | 34 | | | 3.13 | AGTL+ FSB Specifications | 45 | | 4 | Packa | ge Mechanical Specifications and Pin Information | 47 | | | 4.1 | Package Mechanical Specifications | 47 | | | | 4.1.1 Processor Package Weight | 47 | | | 4.2 | Processor Pinout Assignment | | | | 4.3 | Signal Description | 56 | | 5 | Therm | nal Specifications and Design Considerations | 65 | | | 5.1 | Thermal Specifications | 68 | | | | 5.1.1 Thermal Diode | | | | | 5.1.2 Intel® Thermal Monitor | | | | | 5.1.3 Digital Thermal Sensor | 72 | | | 5.1.4<br>5.1.5 | Out of Specification Detection | | |---------|-------------------|-------------------------------------------------------------------------------------------------|----------| | Figures | | | | | 3 | | | | | | Figure 1. Threa | d Low-Power States | 14 | | | | ge Low-Power States | | | | | Power Down Technology Entry Sequence | | | | | Power Down Technology Exit Sequence | | | | | atency Table | | | | | V <sub>cc</sub> and I <sub>cc</sub> Loadline | | | | | er Sleep V <sub>CC</sub> and I <sub>CC</sub> Loadline | | | | | ge Mechanical Drawing<br>: Diagram (Top View, Left Side) | | | | Figure 4. Filloui | ut Diagram (Top View, Left Side)t Diagram (Top View, Right Side) | 49<br>50 | | | 3 | | | | Tables | | | | | | Table 1. Refere | nces | 11 | | | Table 2. Coordi | nation of Thread Low-Power States at the Package/Core Level | 15 | | | | e Identification Definition | | | | | 2:0] Encoding for BCLK Frequency | | | | | n Groups | | | | | sor Absolute Maximum Ratings | | | | | e and Current Specifications for the Intel® Atom™ Processor Z560,<br>Z540, Z530, Z520, and Z510 | | | | | e and Current Specifications for the Intel® Atom™ Processor Z500 | | | | | e and Current Specifications for the Intel® Atom™ Processor Z515 | | | | | Differential BCLK Specifications | | | | | +/CMOS Signal Group DC Specifications | | | | | cy CMOS Signal Group DC Specifications | | | | | Drain Signal Group DC Specifications | | | | | t Arranged by Signal Name | | | | | I Description | 56 | | | | r Specifications for Intel® Atom™ Processors Z560, Z550, Z540, | 41 | | | | . Z520, and Z510r<br>Specifications for Intel <sup>®</sup> Atom™ Processors Z515 and Z500 | | | | | nal Diode Interface | | | | | nal Diode Parameters Using Transistor Model | | # **Revision History** | Document<br>Number | Revision<br>Number | Description | Revision Date | |--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------|---------------| | 319535 | 001 | Initial release | April 2008 | | 319535 | 002 | Updated information about Intel® Atom processors<br>Z515 and Z550. | March 2009 | | | | <ul> <li>Added Intel<sup>®</sup> Atom processor Z550 specifications to<br/>Table 7</li> </ul> | | | | | <ul> <li>Changed VccBoot value to VccLFM in Table 7 and<br/>Table 8.</li> </ul> | | | | | <ul> <li>Added new Table 9, Voltage and Current<br/>Specifications for Intel<sup>®</sup> Atom processor Z515.</li> </ul> | | | | | <ul> <li>Removed EMTTM references as it is not a supported feature.</li> </ul> | | | 319535 | 003 | Added Z560 information | June 2010 | | | | <ul> <li>Defeatured and removed mention of C6 Split V<sub>TT</sub></li> </ul> | | This page intentionally left blank. # 1 Introduction The Intel<sup>®</sup> Atom™ processor Z5xx series is built on a new 45-nanometer Hi-k low power micro-architecture and 45 nm process technology—the first generation of low-power IA-32 micro-architecture specially designed for the new class of Mobile Internet Devices (MIDs). The Intel Atom processor Z5xx series supports the Intel® System Controller Hub (Intel® SCH), a single-chip component designed for low-power operation. # 1.1 Abstract This document contains electrical, mechanical, and thermal specifications for Intel Atom processors Z560, Z550, Z540, Z530, Z520, Z515, Z510, and Z500. **Note:** In this document, Intel Atom processor Z5xx series refers to the Intel Atom processors Z560, Z550, Z540, Z530, Z520, Z515, Z510, and Z500. **Note:** In this document, the Intel Atom processor Z5xx series is referred to as "processor". The Intel® System Controller Hub (Intel® SCH) is referred to as the "Intel® SCH". # 1.2 Major Features The following list provides some of the key features on this processor: - New single-core processor for mobile devices offering enhanced performance - On die, primary 32-kB instructions cache and 24-kB write-back data cache - 100-MHz and 133-MHz Source-Synchronous front side bus (FSB) - 100 MHz: Intel Atom processor Z515, Z510, and Z500 - 133 MHz: Intel Atom processor Z560, Z550, Z540, Z530, and Z520. - Supports Hyper-Threading Technology 2-threads - On die 512-kB, 8-way L2 cache - Support for IA 32-bit architecture - Intel® Virtualization Technology (Intel® VT) - Intel® Streaming SIMD Extensions 2 and 3 (Intel® SSE2 and Intel® SSE3) and Supplemental Streaming SIMD Extensions 3 (SSSE3) support - Supports new CMOS FSB signaling for reduced power - Micro-FCBGA8 packaging technologies - Thermal management support using TM1 and TM2 - On die Digital Thermal Sensor (DTS) for thermal management support using Thermal Monitor (TM1 and TM2) - FSB Lane Reversal for flexible routing - Supports CO/C1(e)/C2(e)/C4(e) power states - Intel Deep Power Down Technology (C6) - L2 Dynamic Cache Sizing - Advanced power management features including Enhanced Intel SpeedStep® Technology - Execute Disable Bit support for enhanced security - Intel® Burst Performance Technology (Intel® BPT) (Intel Atom processor Z515 only) # 1.3 Terminology | Term | Definition | |-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | # | A "#" symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a non-maskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the "#" symbol implies that the signal is inverted. For example, D[3:0] = "HLHL" refers to a hex 'A', and D[3:0]# = "LHLH" also refers to a hex "A" (H= High logic level, L= Low logic level). | | Front Side Bus<br>(FSB) | Refers to the interface between the processor and system core logic (also known as the Intel® SCH chipset components). | | AGTL+ | Advanced Gunning Transceiver Logic is used to refer to Assisted GTL+ signaling technology on some Intel processors. | | Intel® Burst<br>Performance<br>Technology<br>(Intel® BPT) | Enables on-demand performance, without impacting or raising MID thermal design point. | | BFM | Burst Frequency Mode | | CMOS | Complementary Metal-Oxide Semiconductor | | Storage<br>Conditions | Refers to a non-operational state—the processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor landings should not be connected to any supply voltages, or have any I/Os biased, or receive any clocks. Upon exposure to "free air" (that is, unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. | | Enhanced Intel<br>SpeedStep®<br>Technology | Technology that provides power management capabilities to low power devices. | | Processor Core | Processor core die with integrated L1 and L2 cache. All AC timing and signal integrity specifications are at the pads of the processor core. | | Intel<br>Virtualization<br>Technology | Processor virtualization which when used in conjunction with Virtual Machine Monitor software enables multiple, robust independent software environments inside a single platform. | | TDP | Thermal Design Power | | V <sub>CC</sub> | The processor core power supply. | | VR | Voltage Regulator | | V <sub>SS</sub> | The processor ground | | V <sub>CC</sub> HFM | V <sub>CC</sub> at Highest Frequency Mode (HFM) | | V <sub>CC</sub> LFM | V <sub>CC</sub> at Lowest Frequency Mode (LFM) | | Term | Definition | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC,ВООТ</sub> | Default V <sub>CC</sub> Voltage for Initial Power Up | | V <sub>CCP</sub> | AGTL+ Termination Voltage | | V <sub>CCPC6</sub> | AGTL+ Termination Voltage | | V <sub>CCA</sub> | PLL Supply voltage | | VCCDPPWDN | V <sub>CC</sub> at Deep Power Down Technology (C6) | | V <sub>CCDPRSLP</sub> | V <sub>CC</sub> at Deeper Sleep (C4) | | V <sub>CCF</sub> | Fuse Power Supply | | I <sub>CCDES</sub> | I <sub>CCDES</sub> for Intel Atom processors Z5xx Series Recommended Design Target power delivery (Estimated) | | Icc | I <sub>CC</sub> for Intel Atom processors Z5xx Series is the number that can be use as a reflection on a battery life estimates | | I <sub>AH,</sub> | I <sub>CC</sub> Auto-Halt | | I <sub>SGNT</sub> | I <sub>CC</sub> Stop-Grant | | I <sub>DSLP</sub> | I <sub>CC</sub> Deep Sleep | | dI <sub>cc/dt</sub> | V <sub>CC</sub> Power Supply Current Slew Rate at Processor Package Pin (Estimated) | | I <sub>CCA</sub> | I <sub>CC</sub> for V <sub>CCA</sub> Supply | | P <sub>AH</sub> | Auto Halt Power | | P <sub>SGNT</sub> | Stop Grant Power | | P <sub>DPRSLP</sub> | Deeper Sleep Power | | P <sub>DC6</sub> | Deep Power Down Technology (C6). | | TJ | Junction Temperature | # 1.4 References Material and concepts available in the following documents may be beneficial when reading this document. #### **Table 1. References** | Document | Document Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | Intel® System Controller Hub (Intel® SCH) Datasheet | http://www.intel.com/desi<br>gn/chipsets/embedded/S<br>CHUS15W/techdocs.htm | | Intel® Atom™ Processor Z5xx Series Specification Update | http://www.intel.com/desi<br>gn/chipsets/embedded/S<br>CHUS15W/techdocs.htm | | Intel® 64 and IA-32 Architectures Software Developer's Manuals | | | Volume 1: Basic Architecture Volume 2A: Instruction Set Reference, A-M Volume 2B: Instruction Set Reference, N-Z Volume 3A: System Programming Guide Volume 3B: System Programming Guide | http://www.intel.com/pro<br>ducts/processor/<br>manuals/index.htm | | AP-485, Intel® Processor Identification and CPUID Instruction<br>Application Note | http://www.intel.com/desi<br>gn/processor/applnots/24<br>1618.htm | This page intentionally left blank. # 2 Low Power Features #### 2.1 Clock Control and Low-Power States The processor supports low power states at the thread level and the core/package level. Thread states (TCx) loosely correspond to ACPI processor power states (Cx). A thread may independently enter the TC1/AutoHALT, TC1/MWAIT, TC2, TC4, or TC6 low power states, but this does not always cause a power state transition. Only when both threads request a low-power state (TCx) greater than the current processor state will a transition occur. The central power management logic ensures the entire processor enters the new common processor power state. For processor power states higher than C1, this would be done by initiating a P\_LVLx (P\_LVL2 and P\_LVL3) I/O read to the chipset by both threads. Package states are states that require external intervention and typically map back to processor power states. Package states for the processor include Normal (C0, C1), Stop Grant and Stop Grant Snoop (C2), Deeper Sleep (C4), and Deep Power Down Technology (C6). The processor implements two software interfaces for requesting low power states: MWAIT instruction extensions with sub-state hints and P\_LVLx reads to the ACPI P\_BLK register block mapped in the processor's I/O address space. The P\_LVLx I/O reads are converted to equivalent MWAIT C-state requests inside the processor and do not directly result in I/O reads on the processor FSB. The monitor address does not need to be setup before using the P\_LVLx I/O read interface. The sub-state hints used for each P\_LVLx read can be configured in a software programmable MSR by BIOS. If a thread encounters a chipset break event while STPCLK# is asserted, then it asserts the PBE# output signal. Assertion of PBE# when STPCLK# is asserted indicates to system logic that individual threads should return to the CO state and the processor should return to the Normal state. Figure 1 shows the thread low-power states. Figure 2 shows the package low-power states. Table 2 provides a mapping of thread low-power states to package low power states. Figure 1. Thread Low-Power States Figure 2. Package Low-Power States Table 2. Coordination of Thread Low-Power States at the Package/Core Level | Thread 0 Thread 1 | тсо | TC1 <sup>1</sup> | TC2 | TC4/TC6 | |-------------------|-------------|------------------|-----------------|----------------------------------------------| | тсо | Normal (CO) | Normal (CO) | Normal (CO) | Normal (CO) | | TC1 <sup>1</sup> | Normal (CO) | AutoHalt (C1) | AutoHalt (C1) | AutoHalt (C1) | | TC2 | Normal (CO) | AutoHalt (C1) | Stop-Grant (C2) | Stop-Grant (C2) | | TC4/TC6 | Normal (CO) | AutoHalt (C1) | Stop-Grant (C2) | Deeper Sleep<br>(C4)/Deep Power<br>Down (C6) | NOTE: AutoHalt or MWAIT/C1 To enter a package/core state, both threads must share a common low power state. If the threads are not in a common low power state, the package state will resolve to the highest common power C-state. # 2.1.1 Package/Core Low-Power State Descriptions The following state descriptions assume that both threads are in a common low power state. For cases when only one thread is in a low power state no change in power state will occur. ### 2.1.1.1 Normal States (C0, C1) These are the normal operating states for the processor. The processor remains in the Normal state when the processor/core is in the CO, C1/AutoHALT, or C1/MWAIT states. CO is the active execution state. #### 2.1.1.1.1 C1/AutoHalt Powerdown State C1/AutoHALT is a low-power state entered when one thread executes the HALT instruction while the other is in the TC1 or greater thread state. The processor will transition to the C0 state upon occurrence of SMI#, INIT#, LINT[1:0] (NMI, INTR), or FSB interrupt messages. RESET# will cause the processor to immediately initialize itself. A System Management Interrupt (SMI) handler will return execution to either Normal state or the AutoHALT Powerdown state. See the *Intel® 64 and IA-32 Architectures Software Developer's Manuals, Volume 3A/3B: System Programmer's Guide* for more information. The system can generate a STPCLK# while the processor is in the AutoHALT Powerdown state. When the system de-asserts the STPCLK# interrupt, the processor will return to the HALT state. While in AutoHALT Powerdown state, the processor will process bus snoops. The processor will enter an internal snoopable sub-state (not shown in Figure 1) to process the snoop and then return to the AutoHALT Powerdown state. #### 2.1.1.1.2 C1/MWAIT Powerdown State C1/MWAIT is a low-power state entered when one thread executes the MWAIT(C1) instruction while the other thread is in the TC1 or greater thread state. Processor behavior in the MWAIT state is identical to the AutoHALT state except that Monitor events can cause the processor to return to the C0 state. See the Intel® 64 and IA-32 Architectures Software Developer's Manuals, Volume 2A: Instruction Set Reference, A-M and Volume 2B: Instruction Set Reference, N-Z, for more information. #### 2.1.1.2 C2 State Individual threads of the dual-threaded processor can enter the TC2 state by initiating a P\_LVL2 I/O read to the P\_BLK or an MWAIT(C2) instruction. Once both threads have C2 as a common state, the processor will transition to the C2 state—however, the processor will not issue a Stop-Grant Acknowledge special bus cycle unless the STPCLK# pin is also asserted by the chipset. While in the C2 state, the processor will process bus snoops. The processor will enter a snoopable sub-state described the following section (and shown in Figure 1), to process the snoop and then return to the C2 state. #### 2.1.1.2.1 Stop-Grant State When the STPCLK# pin is asserted, each thread of the processors enters the Stop-Grant state within 1384 bus clocks after the response phase of the processor-issued Stop-Grant Acknowledge special bus cycle. When the STPCLK# pin is de-asserted, the core returns to its previous low-power state. Since the AGTL+ signal pins receive power from the FSB, these pins should not be driven (allowing the level to return to $V_{\rm CCP}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input pins on the FSB should be driven to the inactive state. RESET# causes the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. When RESET# is asserted by the system, the STPCLK#, SLP#, DPSLP#, and DPRSTP# pins must be de-asserted prior to RESET# de-assertion. When re-entering the Stop-Grant state from the Sleep state, STPCLK# should be de-asserted after the de-assertion of SLP#. While in Stop-Grant state, the processor will service snoops and latch interrupts delivered on the FSB. The processor will latch SMI#, INIT#, and LINT[1:0] interrupts and will service only one of each upon return to the Normal state. The PBE# signal may be driven when the processor is in Stop-Grant state. The PBE# signal will be asserted if there is any pending interrupt or Monitor event latched within the processor. Pending interrupts that are blocked by the EFLAGS.IF bit being clear will still cause assertion of PBE#. Assertion of PBE# indicates to system logic that the entire processor should return to the Normal state. A transition to the Stop-Grant Snoop state occurs when the processor detects a snoop on the FSB (see Section 2.1.1.2.2). A transition to the Sleep state (see Section 2.1.1.3.1) occurs with the assertion of the SLP# signal. #### 2.1.1.2.2 Stop-Grant Snoop State The processor responds to snoop or interrupt transactions on the FSB while in Stop-Grant state by entering the Stop-Grant Snoop state. The processor will stay in this state until the snoop on the FSB has been serviced (whether by the processor or another agent on the FSB) or the interrupt has been latched. The processor returns to the Stop-Grant state once the snoop has been serviced or the interrupt has been latched. #### 2.1.1.3 C4 State Individual threads of the processor can enter the C4 state by initiating a P\_LVL4 I/O read to the P\_BLK or an MWAIT(C4) instruction. Attempts to request C3 will also covert to C4 requests. If both processor threads are in C4, the central power management logic will request that the entire processor enter the Deeper Sleep package low-power state using the sequence through the Sleep and Deep Sleep states all described in the following sections. To enable the package level Intel Enhanced Deeper Sleep state, Dynamic Cache Sizing and Intel Enhanced Deeper Sleep state fields must be configured in the PMG\_CST\_CONFIG\_CONTROL MSR. Refer to Section 2.1.1.3.3 for further details on Intel Enhanced Deeper Sleep state. #### 2.1.1.3.1 Sleep State The Sleep state is a low-power state in which the processor maintains its context, maintains the phase-locked loop (PLL), and stops all internal clocks. The Sleep state is entered through assertion of the SLP# signal while in the Stop-Grant state and is only a transition state for Intel Atom processor Z5xx series. The SLP# pin should only be asserted when the processor is in the Stop-Grant state. SLP# assertion while the processor is not in the Stop-Grant state is out of specification and may result in unapproved operation. In the Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions or assertions of signals (with the exception of SLP#, DPSLP#, or RESET#) are allowed on the FSB while the processor is in Sleep state. Snoop events that occur while in Sleep state or during a transition into or out of Sleep state will cause unpredictable behavior. Any transition on an input signal before the processor has returned to the Stop-Grant state will result in unpredictable behavior. If RESET# is driven active while the processor is in the Sleep state, and held active as specified in the RESET# pin specification, then the processor will reset itself, ignoring the transition through Stop-Grant state. If RESET# is driven active while the processor is in the Sleep state, the SLP# and STPCLK# signals should be de-asserted immediately after RESET# is asserted to ensure the processor correctly executes the Reset sequence. While in the Sleep state, the processor is capable of entering an even lower power state, the Deep Sleep state, by asserting the DPSLP# pin (see Section 2.1.1.3.2). While the processor is in the Sleep state, the SLP# pin must be de-asserted if another asynchronous FSB event occurs. ### 2.1.1.3.2 Deep Sleep State The Deep Sleep state is entered through assertion of the DPSLP# pin while in the Sleep state and is also only a transition state for the Intel Atom processor Z5xx series. BCLK may be stopped during the Deep Sleep state for additional platform level power savings. As an example, BCLK stop/restart timings on appropriate chipset-based platforms with the CK540 clock chip are as follows: - Deep Sleep entry: the system clock chip may stop/tristate BCLK within 2 BCLKs of DPSLP# assertion. It is permissible to leave BCLK running during Deep Sleep. - **Deep Sleep exit**: the system clock chip must start toggling BCLK within 10 BCLK periods within DPSLP# de-assertion. To re-enter the Sleep state, the DPSLP# pin must be de-asserted. BCLK can be restarted after DPSLP# de-assertion as described above. A period of 15 microseconds (to allow for PLL stabilization) must occur before the processor can be considered to be in the Sleep state. Once in the Sleep state, the SLP# pin must be de-asserted to re-enter the Stop-Grant state. While in Deep Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions of signals are allowed on the FSB while the processor is in Deep Sleep state. When the processor is in Deep Sleep state, it will not respond to interrupts or snoop transactions. Any transition on an input signal before the processor has returned to Stop-Grant state will result in unpredictable behavior. #### 2.1.1.3.3 Deeper Sleep State The Deeper Sleep state is similar to the Deep Sleep state, but further reduces core voltage levels. One of the potential lower core voltage levels is achieved by entering the base Deeper Sleep state. The Deeper Sleep state is entered through assertion of the DPRSTP# pin while in the Deep Sleep state. The following lower core voltage level is achieved by entering the Intel Enhanced Deeper Sleep state which is a sub-state of Deeper Sleep state. Intel Enhanced Deeper Sleep state is entered through assertion of the DPRSTP# pin while in the Deep Sleep only when the L2 cache has been completely shut down. Refer to Section 2.1.1.3.4 for further details on reducing the L2 cache and entering Intel Enhanced Deeper Sleep state. In response to entering Deeper Sleep, the processor drives the VID code corresponding to the Deeper Sleep core voltage on the VID[6:0] pins. Exit from Deeper Sleep or Intel Enhanced Deeper Sleep state is initiated by DPRSTP# de-assertion when the core requests a package state other than C4 or the core requests a processor performance state other than the lowest operating point. #### 2.1.1.3.4 Intel® Atom™ Processor Z5xx Series C5 As mentioned previously in this document, each C-state has latency and transitory power costs associated with entering/exiting idle states. When the processor is interrupted, it must awake to service requests. If these requests occur at a high frequency, it is possible that more power will be consumed entering/exiting the states than will be saved. To alleviate this concern, the Intel Atom processor Z5xx series implements a new state called "Intel Atom processor Z5xx series C5". The Intel Atom processor Z5xx series C5 is not exposed to software. The only way to enter the C5 state is using a hardware promotion of C4 (with the cache ways shrunk to zero). When the processor is in C4, the chipset assumes the processor has data in its cache. Often, the processor has fully flushed its cache. To avoid waking up the processor to service snoops when there is no data in its caches, the processor will automatically promote C4 requests to C5 (when the cache is flushed). The chipset treats C5 as a non-snoopable state. Therefore, all snoops will be completed from the I/O DMA masters without waking up the processor. While similar, the Intel Atom processor Z5xx series C5 differs from the Core 2 Duo T5000/T7000 C5 implementation. In the Intel Atom processor Z5xx series C5, the $V_{CC}$ will not be powered below the retention of caches voltage— there is no need to initialize the processor's caches on a C5 exit, and C5 is not architecturally enumerated to software. This state is the same as the Intel Atom processor Z5xx series C5 state. #### 2.1.1.4 C6 State C6 is a new low power state being introduced on the Intel Atom processor Z5xx series. C6 behavior is the same as Intel Enhanced Deeper Sleep with the addition of an on-die SRAM. This memory saves the processor state allowing the processor to lower its main core voltage closer to 0 V. It is important to note that $V_{\text{CC}}$ cannot be lower while only 1 (one) thread is in C6 state. The processor threads can enter the C6 state by initiating a P\_LVL6 I/O read to the P\_BLK or an MWAIT(C6) instruction. To enter C6, the processor's caches must be flushed. The primary method to enter C6 used by newer operating systems (that support MWAIT) will be through the MWAIT instruction. When the thread enters C6, it saves the processor state that is relevant to the processor context in an on-die SRAM that resides on a separate power plane $V_{\text{CCP}}$ (I/O power supply). This allows the core $V_{\text{CC}}$ to be lowered to any arbitrary voltage including 0 V. The microcode performs the save and restore of the processor state on entry and exit from C6 respectively. #### 2.1.1.4.1 Intel® Deep Power Down Technology State (Package C6 State) When both threads have entered the C6 state and the L2 cache has been shrunk down to zero ways, the processor will enter the Package Deep Power Down Technology state. To do so, the processor saves its architectural states in the on-die SRAM that resides in the $V_{\text{CCP}}$ domain. At this point, the core $V_{\text{CC}}$ will be dropped to the lowest core voltage (closer to 0.3 V). The processor is now in an extremely low-power state. While in this state, the processor does not need to be snooped as all the caches were flushed before entering the C6 state. The Deep Power Down Technology exit sequence is triggered by the chipset when it detects a break event. It de-asserts the DPRSTP#, DPSLP#, SLP#, and STPCLK# pins to return to C0. At DPSLP# de-assertion, the core $V_{CC}$ ramps up to the LFM value and the processor starts up its internal PLLs. At SLP# de-assertion the processor is reset and the architectural state is read back into the threads from an on-die SRAM. Refer to Figure 3 and Figure 4 for Deep Power Down Technology entry sequence and exit sequences. Figure 3. Deep Power Down Technology Entry Sequence NOTE: Deep Power Down Technology is referred to as C6 in the above figure. Figure 4. Deep Power Down Technology Exit Sequence Figure 5 shows the relative exit latencies of the package sleep states discussed above. **Note:** Figure 5 uses pre-silicon estimates. Silicon based data will be provided in a future revision of this document. Figure 5. Exit Latency Table # 2.2 Dynamic Cache Sizing Dynamic Cache Sizing allows the processor to flush and disable a programmable number of L2 cache ways upon each Deeper Sleep entry under the following conditions: - The CO timer that tracks continuous residency in the Normal package state has not expired. This timer is cleared during the first entry into Deeper Sleep to allow consecutive Deeper Sleep entries to shrink the L2 cache as needed. - The FSB speed to processor core speed ratio is below the predefined L2 shrink threshold. The number of L2 cache ways disabled upon each Deeper Sleep entry is configured in the BBL\_CR\_CTL3 MSR. The C0 timer is referenced through the CLOCK\_CORE\_CST\_CONTROL\_STT MSR. The shrink threshold under which the L2 cache size is reduced is configured in the PMG\_CST\_CONFIG\_CONTROL MSR. If the FSB speed to processor core speed ratio is above the predefined L2 shrink threshold, then L2 cache expansion will be requested. If the ratio is zero, then the ratio will not be taken into account for Dynamic Cache Sizing decisions. Upon STPCLK# de-assertion, the core exiting Intel Enhanced Deeper Sleep state or C6 will expand the L2 cache to two ways and invalidate previously disabled cache ways. If the L2 cache reduction conditions stated above still exist when the core returns to C4 then package enters Intel Enhanced Deeper Sleep state or C6, then the L2 will be shrunk to zero again. If the core requests a processor performance state resulting in a higher ratio than the predefined L2 shrink threshold, the C0 timer expires, and then the whole L2 will be expanded upon the next interrupt event. In addition, the processor supports Full Shrink on L2 cache. When the MWAIT C6 instruction is executed with a hint=0x2 in ECX[3:0], the micro code will shrink all the active ways of the L2 cache in one step. This ensures that the package enters C6 immediately when it is in TC6 instead of iterating until the cache is reduced to zero. The operating system (OS) is expected to use this hint when it wants to enter the lowest power state and can tolerate the longer entry latency. L2 cache shrink prevention may be enabled as needed on occasion through an MWAIT(C4) sub-state field. If shrink prevention is enabled, the processor does not enter Intel Deeper Sleep state or C6 since the L2 cache remains valid and in full size. # 2.3 Enhanced Intel SpeedStep® Technology The processor features Enhanced Intel SpeedStep® Technology. The following are the key features of Enhanced Intel SpeedStep® Technology: - Multiple voltage and frequency operating points providing optimal performance at the lowest power. - Voltage and frequency selection is software controlled by writing to processor MSRs: - If the target frequency is higher than the current frequency, V<sub>CC</sub> is ramped up in steps by placing new values on the VID pins and the PLL then locks to the new frequency. - If the target frequency is lower than the current frequency, the PLL locks to the new frequency and the $V_{\text{CC}}$ is changed through the VID pin mechanism. - Software transitions are accepted at any time. If a previous transition is in progress, the new transition is deferred until the previous transition completes. - The processor controls voltage ramp rates internally to ensure glitch free transitions. - Low transition latency and a large number of transitions are possible per second: - Processor core (including L2 cache) is unavailable for up to 10 $\mu$ s during the frequency transition. - The bus protocol (BNR# mechanism) is used to block snooping. - Improved Intel Thermal Monitor mode: - When the on-die thermal sensor indicates that the die temperature is too high, the processor can automatically perform a transition to a lower frequency and voltage specified in a software programmable MSR. - The processor waits for a fixed time period. If the die temperature is down to acceptable levels, an up transition to the previous frequency and voltage point occurs. - An interrupt is generated for the up and down Intel Thermal Monitor transitions enabling better system level thermal management. - Enhanced thermal management features: - Digital Thermal Sensor and Out of Specification detection - Intel Thermal Monitor 1 (TM1) in addition to Intel Thermal Monitor 2 (TM2) in case of unsuccessful TM2 transition. # 2.4 Enhanced Low-Power States Enhanced low-power states (C1E, C2E, and C4E) optimize for power by forcibly reducing the performance state of the processor when it enters a package low-power state. Instead of directly transitioning into the package low-power state, the enhanced package low-power state first reduces the performance state of the processor by performing an Enhanced Intel SpeedStep Technology transition down to the lowest operating point. Upon receiving a break event from the package low-power state, control will be returned to software while an Enhanced Intel SpeedStep Technology transition up to the initial operating point occurs. The advantage of this feature is that it significantly reduces leakage while in the Stop-Grant and Deeper Sleep states. **Note:** Long-term reliability cannot be assured unless all the Enhanced Low-Power States are enabled. The processor implements two software interfaces for requesting enhanced package low-power states: MWAIT instruction extensions with sub-state hints and using BIOS by configuring IA32\_MISC\_ENABLES MSR bits to automatically promote package low-power states to enhanced package low-power states. Caution: Enhanced Stop-Grant and Enhanced Deeper Sleep must be enabled using the BIOS for the processor to remain within specification. Not complying with this guideline may affect the long-term reliability of the processor. Enhanced Intel SpeedStep® Technology transitions are multi-step processes that require clocked control. These transitions cannot occur when the processor is in the Sleep or Deep Sleep package low-power states since processor clocks are not active in these states. Enhanced Deeper Sleep is an exception to this rule when the Hard C4E configuration is enabled in the IA32\_MISC\_ENABLES MSR. This Enhanced Deeper Sleep state configuration will lower core voltage to the Deeper Sleep level while in Deeper Sleep and, upon exit, will automatically transition to the lowest operating voltage and frequency to reduce snoop service latency. The transition to the lowest operating point or back to the original software requested point may not be instantaneous. Furthermore, upon very frequent transitions between active and idle states, the transitions may lag behind the idle state entry resulting in the processor either executing for a longer time at the lowest operating point or running idle at a high operating point. Observations and analyses show this behavior should not significantly impact total power savings or performance score while providing power benefits in most other cases. 24 # 2.5 FSB Low Power Enhancements The processor incorporates FSB low power enhancements: - BPRI# control for address and control input buffers - Dynamic Bus Parking - Dynamic On Die Termination disabling - Low V<sub>CCP</sub> (I/O termination voltage) - CMOS Front Side Bus The processor incorporates the DPWR# signal that controls the data bus input buffers on the processor. The DPWR# signal disables the buffers when not used and activates them only when data bus activity occurs, resulting in significant power savings with no performance impact. BPRI# control also allows the processor address and control input buffers to be turned off when the BPRI# signal is inactive. Dynamic Bus Parking allows a reciprocal power reduction in chipset address and control input buffers when the processor de-asserts its BRO# pin. The On-Die Termination on the processor FSB buffers is disabled when the signals are driven low, resulting in additional power savings. The low I/O termination voltage is on a dedicated voltage plane independent of the core voltage, enabling low I/O switching power at all times. #### 2.5.1 CMOS Front Side Bus The processor has a hybrid signaling mode—where data and address busses run in CMOS mode and strobe signals operate in GTL mode. The reason to use GTL on strobe signals is to improve signal integrity. The implementation of a CMOS bus offers substantial power savings when compared with the traditional AGTL+ bus. # 2.6 Intel® Burst Performance Technology (Intel® BPT) The processor supports ACPI Performance States (P-States). The P-state referred to as PO will be a request for Intel® Burst Performance Technology (Intel® BPT). Intel BPT opportunistically, and automatically, allows the processor to run faster than the marked frequency if the part is operating within the thermal design limits of the platform. Intel BPT mode provides more performance on demand without impacting or raising MID thermals. Intel BPT can be enabled or disabled by BIOS. § # 3 Electrical Specifications This chapter contains signal group descriptions, absolute maximum ratings, voltage identification, and power sequencing. The chapter also includes DC specifications. # 3.1 FSB, GTLREF, and CMREF The processor supports two kinds of signalling protocol: Complementary Metal Oxide Semiconductor (CMOS), and Advanced Gunning Transceiver Logic (AGTL+). The "CMOS FSB" terminology used in this document refers to a hybrid signaling mode, where data and address busses run in CMOS mode and strobe signals operate in GTL mode. The reason to use GTL on strobe signals is to improve signal integrity. The termination voltage level for the processor CMOS and AGTL+ signals is $V_{\text{CCP}} = 1.05 \text{ V}$ (nominal). Due to speed improvements to data and address bus, signal integrity and platform design methods have become more critical than with previous processor families. The CMOS data and address busses require a reference voltage (CMREF) that is used by the receivers to determine if a signal is a logical 0 or a logical 1. CMREF is only applicable to data and address signals—not to the sideband signals listed in Table 5. CMREF must be generated on the system board. In CMOS mode, there is no receiver-side termination to I/O voltage ( $V_{CCP}$ ). The AGTL+ inputs, including the sideband signals listed in Table 5, require a reference voltage (GTLREF) that is used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the system board. Termination resistors are provided on the processor silicon and are terminated to its I/O voltage (V<sub>CCP</sub>). The appropriate chipset will also provide on-die termination, thus eliminating the need to terminate the bus on the system board for most AGTL+ signals. The CMOS bus depends on reflected wave switching and the AGTL+ bus depends on incident wave switching. Timing calculations for CMOS and AGTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the FSB, including trace lengths, is highly recommended when designing a system. ### 3.2 Power and Ground Pins For clean, on-chip power distribution, the processor will have a large number of VCC (power) and VSS (ground) inputs. All power pins must be connected to $V_{\rm CC}$ power planes while all VSS pins must be connected to system ground planes. Use of multiple power and ground planes is recommended to reduce I\*R drop. The processor VCC pins must be supplied by the voltage determined by the VID (Voltage ID) pins. # 3.3 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large average current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Larger bulk storage, such as electrolytic capacitors, supplies current during longer lasting changes in current demand by the component (such as, coming out of an idle condition). Similarly, they act as storage well for current when entering an idle condition from a running condition. Care must be taken in the board design to ensure that the voltage provided to the processor remains within the specifications listed in Table 7, Table 7, and Table 7. Failure to do so can result in timing violations or reduced lifetime of the component. # 3.3.1 V<sub>CC</sub> Decoupling $V_{\text{CC}}$ regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR) and keep a low interconnect resistance from the regulator to the socket. Bulk decoupling for the large current swings when the part is powering on or entering/exiting low-power states must be provided by the voltage regulator solution. # 3.3.2 FSB AGTL+ Decoupling The processor integrates signal termination on the die. Decoupling must also be provided by the system motherboard for proper AGTL+ bus operation. # 3.4 FSB Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous generation processors, the processor core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set at its default ratio at manufacturing. The processor uses a differential clocking implementation. # 3.5 Voltage Identification and Power Sequencing The processor uses seven voltage identification pins (VID[6:0]) to support automatic selection of power supply voltages. The VID pins for the processor are CMOS outputs driven by the processor VID circuitry. Table 3 specifies the voltage level corresponding to the state of VID[6:0]. A "1" (one) in this refers to a high-voltage level and a "0" (zero) refers to low-voltage level. Power source characteristics must be stable whenever the supply to the voltage regulator is stable. **Table 3. Voltage Identification Definition** | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | V <sub>CC</sub> (V) | |------|------|------|------|------|------|------|---------------------| | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1.2000 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1.1875 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1.1750 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1.1625 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1.1500 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1.1375 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1.1250 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1.1125 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1.1000 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1.0875 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1.0750 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1.0625 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1.0500 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1.0375 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1.0250 | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1.0125 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1.0000 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0.9875 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0.9750 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0.9625 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0.9500 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0.9375 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0.9250 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0.9125 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0.9000 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0.8875 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0.8750 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0.8625 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0.8500 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0.8375 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0.8250 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0.8125 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0.8000 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0.7875 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0.7750 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0.7625 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0.7500 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0.7375 | | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | V <sub>CC</sub> (V) | |------|------|------|------|------|------|------|---------------------| | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0.7250 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0.7125 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0.7000 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0.6875 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0.6750 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0.6625 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0.6500 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0.6375 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0.6250 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0.6125 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0.6000 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0.5875 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0.5750 | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0.5625 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0.5500 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0.5375 | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0.5250 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0.5125 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0.5000 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0.4875 | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0.4750 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0.4625 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0.4500 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0.4375 | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0.4250 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0.4125 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0.4000 | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0.3875 | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0.3750 | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0.3625 | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0.3500 | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0.3375 | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0.3250 | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0.3125 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0.3000 | # 3.6 Catastrophic Thermal Protection The processor supports the THERMTRIP# signal for catastrophic thermal protection. An external thermal sensor should also be used to protect the processor and the system against excessive temperatures. Even with the activation of THERMTRIP#, which halts all processor internal clocks and activity, leakage current can be high enough such that the processor cannot be protected in all conditions without the removal of power to the processor. If the external thermal sensor detects a catastrophic processor temperature of 120°C (maximum), or if the THERMTRIP# signal is asserted, the $V_{\rm CC}$ supply to the processor must be turned off within 500 ms to prevent permanent silicon damage due to thermal runaway of the processor. THERMTRIP# functionality is not ensured if the PWRGOOD signal is not asserted. # 3.7 Reserved and Unused Pins RSVD[3:0] must be tied directly to $V_{CCP}$ (1.05 V)—non C6 rail to ensure proper operation of the processor. All other RSVD signals can be left as No Connect. Connection of these pins to $V_{CC}$ , $V_{SS}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Section 4.2 for a pin listing of the processor and the location of all RSVD pins. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. Unused active low AGTL+ inputs may be left as no connects if AGTL+ termination is provided on the processor silicon. Unused active high inputs should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected. # 3.8 FSB Frequency Select Signals (BSEL[2:0]) The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). These signals should be connected to the clock chip and the appropriate chipset on the platform. The BSEL encoding for BCLK[1:0] is shown in Table 4. Table 4. BSEL[2:0] Encoding for BCLK Frequency | BSEL[2] | BSEL[1] | BSEL[0] | BCLK Frequency | |---------|---------|---------|----------------| | L | L | Н | 133 MHz | | Н | L | Н | 100 MHz | **NOTE:** All other bus selections reserved. # 3.9 FSB Signal Groups To simplify the following discussion, the FSB signals have been combined into groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF as a reference level. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. Implementation of a source synchronous data bus determines the need to specify two sets of timing parameters. One set is for common clock signals which are dependent upon the rising edge of BCLKO (ADS#, HIT#, HITM#, and so on.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the rising edge of BCLKO. Asynchronous signals are still present (A20M#, IGNNE#, and so on.) and can become active at any time during the clock cycle. Table 5 identifies which signals are common clock, source synchronous, and asynchronous. Table 5. FSB Pin Groups | Signal Group | Туре | Signals1 | | | | | |-----------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|--| | AGTL+ Common<br>Clock Input | Synchronous to BCLK[1:0] | BPRI#, DEFER#, PREQ#4, RESET#, RS[2:0]#, TRDY#, DPWR# | | | | | | AGTL+ Common<br>Clock I/O | Synchronous to BCLK[1:0] | ADS#, BNR#, BPM[3:0]<br>HIT#, HITM#, LOCK#, I | #, BR0#, DBSY#, DRDY#,<br>PRDY# | | | | | CMOS Source | Synchronous | Signals | Associated Strobe | | | | | Synchronous I/O | to assoc.<br>strobe | REQ[4:0]#, A[16:3]# | ADSTB0# | | | | | | 311 020 | A[31:17]# | ADSTB1# | | | | | | | D[15:0]# | DSTBPO#, DSTBNO# | | | | | | | D[31:16]# | DSTBP1#, DSTBN1# | | | | | | | D[47:32]# | DSTBP2#, DSTBN2# | | | | | | | D[63:48]# | DSTBP3#, DSTBN3# | | | | | | | Strobes always use AGTL signaling—data pins are CMOS only. | | | | | | AGTL+ Strobes | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]# | | | | | | CMOS Input | Asynchronous | DPRSTP#, DPSLP#, IGNNE#, INIT#, LINTO/INTR,<br>LINT1/ NMI, PWRGOOD, SMI#, SLP#, STPCLK# | | | | | | Open Drain Output | Asynchronous | FERR#, THERMTRIP#, I | ERR# | | | | | Open Drain I/O | Asynchronous | PROCHOT#3 | | | | | | CMOS Output | Asynchronous | VID[6:0], BSEL[2:0] | | | | | | CMOS Input | Synchronous to TCK | TCK, TDI, TMS, TRST# | | | | | | Open Drain Output | Synchronous to TCK | TDO | | | | | | FSB Clock | Clock | BCLK[1:0] | | | | | | Power/Other | | COMP[3:0], HFPLL, CMREF, GTLREF, /DCLK, /ADK, THERMDA, THERMDC, VCC, VCCA, VCCP, VCC_SENSE, VSS, VSS_SENSE, VCCFUSE, VCCPC6 | | | | | #### NOTES: - 1. Refer to Chapter 4 for signal descriptions and termination requirements. - 2. In processor systems where there is no debug port implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no connects. - 3. PROCHOT# signal type is open drain output and CMOS input. - 4. On die termination differs from other AGTL+ signals. # 3.10 CMOS Asynchronous Signals CMOS input signals are shown in Table 5. Legacy output FERR#, IERR#, and other non- AGTL+ signals (THERMTRIP# and PROCHOT#) use Open Drain output buffers. These signals do not have setup or hold time specifications in relation to BCLK[1:0]. However, all of the CMOS signals are required to be asserted for more than 5 BCLKs for the processor to recognize them. See Section 3.12 for the DC specifications for the CMOS signal groups. # 3.11 Maximum Ratings Table 6 specifies absolute maximum and minimum ratings. Within functional operation limits, functionality and long-term reliability can be expected. At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits. At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function or its reliability will be severely degraded. Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. **Table 6. Processor Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | Notes <sup>1</sup> | |----------------------|--------------------------------------------------------------|------|-------|------|--------------------| | T <sub>STORAGE</sub> | Processor Storage Temperature | -40 | 85 | °C | 2, 3, 4 | | Vcc, vccp, vccpc6 | Any Processor Supply Voltage with Respect to V <sub>SS</sub> | -0.3 | 1.10 | V | 5 | | VCCA | PLL power supply | -0.3 | 1.575 | V | | | VinAGTL+ | AGTL+ Buffer DC Input Voltage with Respect to $V_{\rm SS}$ | -0.1 | 1.10 | V | | | VinAsynch_CMOS | CMOS Buffer DC Input Voltage with Respect to V <sub>SS</sub> | -0.1 | 1.10 | V | | #### NOTES: - 1. For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied. - Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long term reliability of the device. For functional operation, refer to the processor case temperature specifications. - 3. This rating applies to the processor and does not include any tray or packaging. - 4. Failure to adhere to this specification can affect the long term reliability of the processor. - 5. The $V_{CC}$ maximum supported by the process is 1.2 V but the parameter can change (burn in voltage is higher). # 3.12 Processor DC Specifications The processor DC specifications in this section are defined at the processor core (pads) unless noted otherwise. See Chapter 4 for the pin signal definitions and signal pin assignments. Most of the signals on the FSB are in the AGTL+ signal group. The DC specifications for these signals are listed in Table 11. DC specifications for the CMOS group are listed in Table 12. Table 11 through Table 13 list the DC specifications for the processor and are valid only while meeting specifications for junction temperature, clock frequency, and input voltages. The Highest Frequency Mode (HFM) and Lowest Frequency Mode (LFM) refer to the highest and lowest core operating frequencies supported on the processor. Active mode load line specifications apply in all states except in the Deep Sleep and Deeper Sleep states. $V_{\text{CC,BOOT}}$ is the default voltage driven by the voltage regulator at power up in order to set the VID values. Unless specified otherwise, all specifications for the processor are at $T_J = 90~\text{°C}$ . Care should be taken to read all notes associated with each parameter. Table 7. Voltage and Current Specifications for the Intel® Atom™ Processor Z560, Z550, Z540, Z530, Z520, and Z510 | Symbol | Parameter | | Min. | Тур. | Max. | Unit | Notes <sup>11</sup> | |---------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------|---------------------|----------------------|----------|---------------------| | FSB<br>Frequency | BCLK Frequ | 100.00 | _ | 133.35 | MHz | | | | V <sub>CC</sub> HFM | V <sub>CC</sub> @ High | AVID | _ | 1.10 | V | 1, 2, 10 | | | V <sub>CC</sub> LFM | V <sub>CC</sub> @ Lowest Frequency Mode (LFM) | | 0.8 | _ | AVID | V | 1, 2 | | V <sub>CC,BOOT</sub> | Default V <sub>CC</sub> Voltage for Initial Power Up | | _ | V <sub>CC</sub> LFM | _ | V | 2, 6 | | V <sub>CCP</sub> | AGTL+ Termination Voltage | | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCPC6</sub> | AGTL+ Termination Voltage | | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCA</sub> | PLL Supply voltage | | 1.425 | 1.5 | 1.575 | V | | | V <sub>CCDPPWDN</sub> | V <sub>CC</sub> @ Deep Power Down Technology (C6) | | 0.30 | 0.35 | 0.40 | V | 13 | | V <sub>CCDPRSLP</sub> | V <sub>CC</sub> @ Deeper Sleep (C4) | | 0.75 | _ | 1.0 | V | 1, 2 | | V <sub>CCF</sub> | Fuse Power Supply | | 1.00 | 1.05 | 1.10 | V | | | I <sub>CCDES</sub> | I <sub>CC</sub> for Processors Recommended Design<br>Target (Estimated) for Z540, Z550, Z560 | | _ | _ | 4.0 | А | | | I <sub>CCDES</sub> | I <sub>CC</sub> for Processors Recommended Design<br>Target (Estimated) for Z530, Z520, Z510 | | _ | _ | 3.5 | А | | | I <sub>CC</sub> | Processor<br>Number | Core Frequency/Voltage | _ | _ | _ | _ | _ | | | Z560 | HFM: 2.13 GHz<br>LFM: 0.80 GHz | _ | _ | 3.5<br>1.5 | А | 3, 4 | | | Z550 | HFM: 2.0 GHz<br>LFM: 0.80 GHz | _ | _ | 3.5<br>1.5 | А | 3, 4 | | | Z540 | HFM: 1.86 GHz<br>LFM: 0.80 GHz | _ | _ | 3.2<br>1.5 | А | 3, 4 | | | Z530<br>Z520 | HFM: 1.60 GHz<br>LFM: 0.80 GHz<br>HFM: 1.33 GHz | | | 2.50<br>1.25<br>2.50 | | | | | Z510 | LFM: 0.80 GHz<br>HFM: 1.10 GHz<br>LFM: 0.60 GHz | _ | _ | 1.25<br>2.50<br>1.25 | A | 3, 4 | | I <sub>AH,</sub><br>I <sub>SGNT</sub> | I <sub>CC</sub> Auto-Halt and Stop-Grant HFM: 1.1 – 2.0 GHz @ 1.10 Volts LFM: 0.6 – 0.8 GHz @ 0.85 Volts | | | _<br>_ | 2.0<br>1.3 | А | 3, 4 | | I <sub>DPRSLP</sub> | I <sub>CC</sub> Deeper Sleep (C4) | | _ | _ | 0.2 | А | At 50° C<br>3, 4 | | dI <sub>CC/dt</sub> | V <sub>CC</sub> Power Supply Current Slew Rate at Processor Package Pin (Estimated) | | _ | _ | 2.5 | A/µs | 5, 7 | | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>11</sup> | |---------------------------------------|---------------------------------------------------------------------|------|------|------|------|---------------------| | I <sub>CCA</sub> | I <sub>CC</sub> for V <sub>CCA</sub> Supply | _ | _ | 130 | mA | | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | I <sub>CCP</sub> + I <sub>CCPC6</sub> before V <sub>CC</sub> Stable | _ | _ | 2.5 | А | 8 | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | I <sub>CCP</sub> + I <sub>CCPC6</sub> after V <sub>CC</sub> Stable | _ | _ | 1.5 | Α | 9 | #### NOTES: - 1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Thermal Monitor 2, Enhanced Intel SpeedStep technology, or Enhanced Halt State). Typical AVID range is 0.75 V to 1.1 V. - 2. The voltage specifications are assumed to be measured across VCC\_SENSE and VSS\_SENSE pins at the socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe capacitance, and 1-M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. - 3. Specified at 90°C T<sub>J</sub>. - 4. Specified at the nominal V<sub>CC</sub>. - 5. Measured at the bulk capacitors on the motherboard. - 6. V<sub>CC,BOOT</sub> tolerance is shown in Figure 6 and Figure 7. - Based on simulations and averaged over the duration of any change in current. Specified by design/characterization at nominal V<sub>CC</sub>. Not 100% tested. - 8. This is a power-up peak current specification, which is applicable when $V_{\text{CCP}}$ is high and $V_{\text{CC CORE}}$ is low. - 9. This is a steady-state $I_{CC}$ current specification, which is applicable when both $V_{CCP}$ and $V_{CC\_CORE}$ are high. - 10. The $V_{CC}$ maximum supported by the process is 1.1 V but the parameter can change (burn in voltage is higher). - 11. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 12. $V_{CCP}$ may be turned off during C6 power state— $V_{CCPC6}$ must always be powered on to 1.05 V -5/+10% on all power states. - 13. The $V_{CC}$ power supply needs to be set to 0.3V during C6 power state. - 14. V<sub>CCP</sub> (voltage rail which is turned off in C6, with SPLIT VTT Enabled) should ramp to 1.05 V while exiting C6 (Deep Power Down Technology State) at least 5µs before V<sub>CC\_CORE</sub> ramps to LFM VID. In addition, V<sub>CCPC6</sub> rail should remain at 1.05 -5/+10% during V<sub>CCP</sub> ramp coming out of C6. Table 8. Voltage and Current Specifications for the Intel® Atom™ Processor Z500 | Symbol | | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>11</sup> | |---------------------------------------|------------------------------------------|---------------------------------------------------|-------|---------------------|------------|------|---------------------| | FSB<br>Frequency | BCLK Freque | ency | _ | 100.0 | | MHz | | | V <sub>CC</sub> HFM | V <sub>CC</sub> @ Highe | est Frequency Mode (HFM) | AVID | _ | 0.85 | V | 1, 2, 10 | | V <sub>CC</sub> LFM | V <sub>CC</sub> @ Lowe | st Frequency Mode (LFM) | 0.75 | _ | AVID | V | 1, 2 | | V <sub>CC,BOOT</sub> | Default V <sub>CC</sub> | Voltage for Initial Power Up | _ | V <sub>CC</sub> LFM | _ | V | 2, 6 | | V <sub>CCP</sub> | AGTL+ Tern | nination Voltage | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCPC6</sub> | AGTL+ Tern | nination Voltage | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCA</sub> | PLL Supply | Voltage | 1.425 | 1.5 | 1.575 | V | | | V <sub>CCDPPWDN</sub> | V <sub>CC</sub> at Deep | Power Down Technology (C6) | 0.30 | 0.35 | 0.40 | V | 13 | | V <sub>CCDPRSLP</sub> | V <sub>CC</sub> at Deep | er Sleep (C4) | 0.75 | _ | 0.85 | V | 1, 2 | | I <sub>CCDES</sub> | I <sub>CC</sub> for Proce<br>(Estimated) | essors Recommended Design Target | _ | _ | 2.0 | Α | | | | Processor<br>Number | Core Frequency/Voltage | _ | _ | _ | _ | _ | | Icc | Z500 | HFM: 0.8 GHz<br>LFM: 0.6 GHz | _ | _ | 0.8<br>0.6 | А | 3, 4 | | I <sub>AH</sub> , | | -<br>Hz @ 0.85 Volts<br>Hz @ 0.75 Volts | _ | _ | 0.7<br>0.5 | А | 3, 4 | | I <sub>DPRSLP</sub> | I <sub>CC</sub> Deeper S | Sleep (C4) | _ | _ | 0.11 | А | At 50°C<br>3, 4 | | dI <sub>CC/dt</sub> | | upply Current Slew Rate at ackage Pin (Estimated) | _ | _ | 2.5 | A/µs | 5, 7 | | I <sub>CCA</sub> | I <sub>CC</sub> for V <sub>CCA</sub> | Supply | _ | _ | 130 | mA | | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | I <sub>CCP</sub> + I <sub>CCP</sub> C | 6 before V <sub>CC</sub> Stable | _ | _ | 2.5 | Α | 8 | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | ICCP + ICCPC | 6 after V <sub>CC</sub> Stable | _ | _ | 1.5 | Α | 9 | - 1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Thermal Monitor 2, Enhanced Intel SpeedStep technology, or Enhanced Halt State). Typical AVID range is 0.75 V to 0.85 V. - 2. The voltage specifications are assumed to be measured across VCC\_SENSE and VSS\_SENSE pins at socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe capacitance, and 1-M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. - 3. Specified at 90°C T<sub>J</sub>. - 4. Specified at the nominal $V_{CC}$ . - 5. Measured at the bulk capacitors on the motherboard. - $V_{\text{CC},BOOT}$ tolerance is shown in Figure 6 and Figure 7. - Based on simulations and averaged over the duration of any change in current. Specified by design/characterization at nominal V<sub>CC</sub>. Not 100% tested. - This is a power-up peak current specification, which is applicable when $V_{\text{CCP}}$ is high and $V_{\text{CC\_CORE}}$ is low. - This is a steady-state $I_{CC}$ current specification, which is applicable when both $V_{CCP}$ and V<sub>CC\_CORE</sub> are high. - 10. The V<sub>CC</sub> maximum supported by the process is 1.1 V but the parameter can change (burn in voltage is higher). - 11. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 12. V<sub>CCP</sub> may be turned off during C6 power state—V<sub>CCPC6</sub> must always be powered on to 1.05 V ±5% on all power states. - 13. The $V_{CC}$ power supply needs to be set to 0.3 0.4 V during C6 power state. 14. $V_{CCP}$ (voltage rail which is turned off in C6, with SPLIT VTT Enabled) should ramp to 1.05 V while exiting C6 (Deep Power Down Technology State) at least 5 µs before V<sub>CC CORE</sub> ramps to LFM VID. In addition, V<sub>CCPC6</sub> rail should remain at 1.05 (-5/+10%) during $V_{CCP}$ ramp coming out of C6. Table 9. Voltage and Current Specifications for the Intel® Atom™ Processor Z515 | Symbol | | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>11</sup> | |-----------------------|------------------------------|--------------------------------|-------|---------------------|-------|------|---------------------| | FSB<br>Frequency | BCLK Freque | ency | _ | 100.0 | _ | MHz | | | V <sub>CC</sub> BFM | V @ Burst F | requency Mode (BFM) | AVID | _ | 1.1 | V | 1, 2, 10 | | V <sub>CC</sub> HFM | V @ Highest | Frequency Mode (HFM) | AVID | _ | 1.1 | V | 1, 2, 10 | | V <sub>CC</sub> LFM | V @ Lowest | Frequency Mode (LFM) | 0.75 | _ | AVID | V | 1, 2 | | V <sub>ССВООТ</sub> | Default V <sub>CC</sub> | Voltage for Initial Power Up | _ | V <sub>CC</sub> LFM | _ | V | 2, 6 | | V <sub>CCP</sub> | AGTL+ Term | nination Voltage | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCPC6</sub> | AGTL+ Term | nination Voltage | 1.00 | 1.05 | 1.15 | V | 12, 14 | | V <sub>CCA</sub> | PLL Supply \ | Voltage | 1.425 | 1.5 | 1.575 | V | | | V <sub>CCDPPWDN</sub> | V @ Deep Po | ower Down Technology (C6) | 0.30 | 0.35 | 0.40 | V | 13 | | V <sub>CCPRSLP</sub> | V @ Deeper | Sleep (C4) | 0.75 | _ | 0.85 | V | 1, 2 | | I <sub>CCDES</sub> | I for Process<br>(Estimated) | sors Recommended Design Target | _ | _ | 2.0 | Α | | | | Processor<br>Number | Core Frequency/Voltage | _ | _ | _ | _ | _ | | I <sub>cc</sub> | Z515 | BFM: 1.2 GHz | | | 2.5 | | | | | | HFM: 0.8 GHz | _ | _ | 0.8 | Α | 3, 4, 15 | | | | LFM: 0.6 GHz | | | 0.6 | | | | I <sub>AH,</sub> | BFM: 1.2 GF | Hz @ AVID Volts | | | 0.9 | | | | I <sub>SGNT</sub> | HFM: 0.8 GH | Hz @ AVID Volts | _ | _ | 0.7 | Α | 3, 4 | | INIDCI | LFM: 0.6 GH | Iz @ AVID Volts | | | 0.5 | | | | I <sub>DPRSLP</sub> | I <sub>CC</sub> Deeper S | Sleep (C4) | _ | _ | 0.11 | А | @ 50°C<br>3, 4 | | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>11</sup> | |---------------------------------------|-------------------------------------------------------------------------|------|------|------|------|---------------------| | dI <sub>CC/dt</sub> | V Power Supply Current Slew Rate @ Processor<br>Package Pin (Estimated) | _ | _ | 2.5 | A/µs | 5, 7 | | I <sub>CCA</sub> | I <sub>CCA</sub> for V Supply | _ | _ | 130 | mA | | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | I <sub>CCP</sub> + I <sub>CCPC6</sub> before V Stable | _ | _ | 2.5 | Α | 8 | | I <sub>CCP</sub> + I <sub>CCPC6</sub> | I <sub>CCP</sub> + I <sub>CCPC6</sub> after V Stable | _ | _ | 1.5 | Α | 9 | - Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Thermal Monitor 2, Enhanced Intel SpeedStep technology, or Enhanced Halt State). Typical AVID range is 0.75 V to 0.85 V. - 2. The voltage specifications are assumed to be measured across VCC\_SENSE and VSS\_SENSE pins at socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe capacitance, and 1-M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. - 3. Specified at 90°C T<sub>J</sub>. - 4. Specified at the nominal V<sub>CC</sub>. - 5. Measured at the bulk capacitors on the motherboard. - 6. V<sub>CC,BOOT</sub> tolerance is shown in Figure 6 and Figure 7. - 7. Based on simulations and averaged over the duration of any change in current. Specified by design/characterization at nominal V<sub>CC</sub>. Not 100% tested. - 8. This is a power-up peak current specification, which is applicable when $V_{\text{CCP}}$ is high and $V_{\text{CC\_CORE}}$ is low. - 9. This is a steady-state $I_{CC}$ current specification, which is applicable when both $V_{CCP}$ and $V_{CC\_CORE}$ are high. - 10. The $V_{CC}$ maximum supported by the process is 1.1 V but the parameter can change (burn in voltage is higher). - 11. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 12. $V_{CCP}$ and $V_{CCPC6}$ must always be powered on to 1.05 V $\pm 5\%$ on all power states. - 13. The V<sub>CC</sub> power supply needs to be set to 0.3 to 0.4 V during C6 power state. - The Intel Atom processor Z515 enables Intel® Burst Performance Technology (Intel® BPT). Figure 6. Active $V_{\text{cc}}$ and $I_{\text{cc}}$ Loadline Figure 7. Deeper Sleep $V_{\text{CC}}$ and $I_{\text{CC}}$ Loadline **Table 10. FSB Differential BCLK Specifications** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Figure | Notes <sup>1</sup> | |---------------------------------------|---------------------------|------|------|------|------|--------|--------------------| | V <sub>IH</sub> | Input High Voltage | _ | _ | 1.15 | V | | 7, 8 | | V <sub>IL</sub> | Input Low Voltage | _ | _ | -0.3 | V | | 7, 8 | | V <sub>CROSS</sub> | Crossing Voltage | 0.3 | _ | 0.55 | V | | 2, 7, 9 | | $\Delta V_{CROSS}$ | Range of Crossing Points | _ | _ | 140 | mV | | 2, 7, 5 | | V <sub>SWING</sub> | Differential Output Swing | 300 | _ | ı | mV | | 6 | | I <sub>LI</sub> Input Leakage Current | | -5 | _ | +5 | μΑ | | 3 | | Cpad Pad Capacitance | | 1.2 | 1.45 | 2.0 | pF | | 4 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. Crossing Voltage is defined as absolute voltage where rising edge of BCLK0 is equal to the falling edge of BCLK1. - 3. For Vin between 0 V and V<sub>IH</sub>. - 4. Cpad includes die capacitance only. No package parasitics are included. - 5. $\Delta V_{CROSS}$ is defined as the total variation of all crossing voltages as defined in note 2. - 6. Measurement taken from differential waveform. - 7. Measurement taken from single-ended waveform. - 8. "Steady state" voltage, not including Overshoots or Undershoots. - 9. Only applies to the differential rising edge (BCLK0 rising and BCLK1 falling). Table 11. AGTL+/CMOS Signal Group DC Specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>1</sup> | |-------------------------------|---------------------------|---------------------------------|----------------------|---------------------------------|------|--------------------| | V <sub>CCP</sub> | I/O Voltage | 1.00 | 1.05 | 1.10 | V | 12 | | V <sub>CCPC6</sub> | I/O Voltage for C6 | 1.00 | 1.05 | 1.10 | V | 12 | | GTLREF | GTL Reference Voltage | _ | 2/3 V <sub>CCP</sub> | _ | V | 6 | | CMREF | CMOS Reference Voltage | _ | 1/2 V <sub>CCP</sub> | _ | V | 6 | | R <sub>COMP</sub> | Compensation Resistor | 27.23 | 27.5 | 27.78 | Ω | 10 | | R <sub>ODT</sub> | Termination Resistor | _ | 55 | _ | Ω | 11 | | V <sub>IH</sub> | Input High Voltage | GTLREF+0.10<br>or<br>CMREF+0.10 | V <sub>CCP</sub> | V <sub>CCP</sub> +0.10 | V | 3, 6 | | V <sub>IL</sub> | Input Low Voltage | -0.10 | 0 | GTLREF-0.10<br>or<br>CMREF-0.10 | V | 2, 4 | | V <sub>OH</sub> | Output High Voltage | V <sub>CCP</sub> _0.10 | V <sub>CCP</sub> | V <sub>CCP</sub> | V | 6 | | R <sub>TT</sub> | Termination Resistance | 46 [SS]<br>46 [CC] | 55 | 61 [SS]<br>64 [CC] | Ω | 7, 13 | | R <sub>ON</sub> (GTL<br>mode) | GTL Buffer on Resistance | 21 | 25 | 29 | Ω | 5 | | R <sub>ON</sub> (CMOS mode) | CMOS Buffer on Resistance | 42 [SS]<br>42 [CC] | 50 | 55 [SS]<br>58 [CC] | Ω | 5, 13 | | ILI | Input Leakage Current | _ | _ | ±100 | μΑ | 8 | | Cpad | Pad Capacitance | 1.8 | 2.1 | 2.75 | pF | 9 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. $V_{IL}$ is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value. - 3. V<sub>IH</sub> is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value. - 4. $V_{IH}$ and $V_{OH}$ may experience excursions above $V_{CCP}$ . However, input signal drivers must comply with the signal quality specifications. - 5. This is the pull-down driver resistance. Measured at $0.31*V_{CCP}$ . $R_{ON}$ (minimum) = $0.4*R_{TT}$ , $R_{ON}$ (typical) = $0.455*R_{TT}$ , $R_{ON}$ (maximum) = $0.51*R_{TT}$ . $R_{TT}$ typical value of 55 $\Omega$ is used for $R_{ON}$ typical/minimum/maximum calculations. - 6. GTLREF and CMREF should be generated from $V_{\text{CCP}}$ with a 1% tolerance resistor divider. The $V_{\text{CCP}}$ referred to in these specifications is the instantaneous $V_{\text{CCP}}$ . - 7. $R_{TT}$ is the on-die termination resistance measured at $V_{OL}$ of the AGTL+ output driver. Measured at $0.31*V_{CCP}$ . $R_{TT}$ is connected to $V_{CCP}$ on die. - 8. Specified with on die $R_{TT}$ and $R_{ON}$ are turned off. Vin between 0 and $V_{CCP}$ . - 9. Cpad includes die capacitance only. No package parasitics are included. - 10. There is an external resistor on the comp0 and comp2 pins. - 11. On die termination resistance, measured at 0.33\*V<sub>CCP</sub>. - 12. $V_{CCP} = V_{CCP}C6$ during normal operation. When in C6 state, $V_{CCP} = 0$ V while $V_{CCP}C6 = 1.05$ V. - 13. SS: source synchronous pins such as quad-pumped data bus and double-pumped address bus which require a clock strobe. CC: Common clock pins. **Table 12. Legacy CMOS Signal Group DC Specifications** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>1</sup> | |---------------------|-----------------------------------|----------------------|-----------|-----------------------|------|--------------------| | V <sub>CCP</sub> | I/O Voltage | 1.00 | 1.05 | 1.10 | V | 8 | | V <sub>CCP</sub> C6 | I/O Voltage for C6 | 1.00 | 1.05 | 1.10 | V | 8 | | $V_{IH}$ | Input High Voltage | 0.7*V <sub>CCP</sub> | $V_{CCP}$ | VCCP+0.1 | V | 2 | | V <sub>IL</sub> | Input Low Voltage CMOS | -0.10 | 0.00 | 0.3*V <sub>CCP</sub> | V | 2 | | V <sub>OH</sub> | Output High Voltage | 0.9*V <sub>CCP</sub> | $V_{CCP}$ | V <sub>CCP</sub> +0.1 | V | 2 | | V <sub>OL</sub> | Output Low Voltage | -0.10 | 0 | 0.1*V <sub>CCP</sub> | V | 2 | | I <sub>OH</sub> | Output High Current | 1.5 | _ | 4.1 | mA | 4 | | I <sub>OL</sub> | Output Low Current | 1.5 | _ | 4.1 | mA | 3 | | ILI | Input Leakage Current | _ | _ | ± 100 | μΑ | 5 | | Cpad1 | Pad Capacitance | 1.6 | 2.1 | 2.55 | pF | 6 | | Cpad2 | Pad Capacitance for CMOS<br>Input | 0.95 | 1.2 | 1.45 | | 7 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. The $V_{CCP}$ referred to in these specifications refers to instantaneous $V_{CCP}$ . - The V<sub>CCP</sub> referred to in Measured at 0.1\*V<sub>CCP</sub>. - 4. Measured at 0.9\*V<sub>CCP</sub>. - 5. For Vin between OV and $V_{CCP}$ . Measured when the driver is tri-stated. - Cpad1 includes die capacitance only for DPRSTP#, DPSLP#, PWRGOOD. No package parasitics are included. - Cpad2 includes die capacitance for all other CMOS input signals. No package parasitics are included. - 8. $V_{CCP}C6 = V_{CCP}$ during normal operation and a specific tolerance may be added for this later. **Table 13. Open Drain Signal Group DC Specifications** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes <sup>1</sup> | |-----------------|------------------------|---------------------|-----------|----------------------|------|--------------------| | V <sub>OH</sub> | Output High Voltage | V <sub>CCP</sub> 5% | $V_{CCP}$ | V <sub>CCP</sub> +5% | V | 3 | | V <sub>OL</sub> | Output Low Voltage | 0 | | 0.20 | V | | | I <sub>OL</sub> | Output Low Current | 16 | _ | 50 | mA | 2 | | I <sub>LO</sub> | Output Leakage Current | _ | _ | ±200 | μΑ | 4 | | Cpad | Pad Capacitance | 1.9 | 2.2 | 2.45 | pF | 5 | #### NOTES: - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. Measured at 0.2 V. - 3. $V_{OH}$ is determined by value of the external pull-up resistor to $V_{CCP}$ . - 4. For Vin between 0 $\overline{V}$ and $\overline{V}_{OH}$ . - 5. Cpad includes die capacitance only. No package parasitics are included. # 3.13 AGTL+ FSB Specifications Termination resistors are not required for most AGTL+ signals, as these are integrated into the processor silicon. Valid high and low levels are determined by the input buffers which compare a signal's voltage with a reference voltage called GTLREF (known as $V_{\text{REF}}$ in previous documentation). Table 11 lists the GTLREF and CMREF specifications. The AGTL+ and CMOS reference voltages (GTLREF and CMREF) should be generated on the system board using high precision voltage divider circuits. It is important that the system board impedance is held to the specified tolerance, and that the intrinsic trace capacitance for the AGTL+ signal group traces is known and well- controlled. #### Electrical Specifications This page intentionally left blank. This chapter describes the package specifications, pinout assignments, and signal descriptions. # 4.1 Package Mechanical Specifications The processor will be available in 512 KB, 441 pins in FCBGA8 package. The package dimensions are shown in Figure 8. ## 4.1.1 Processor Package Weight The Intel Atom processor Z5xx series package weight is 0.475 g. Figure 8. Package Mechanical Drawing # 4.2 Processor Pinout Assignment Figure 9 and Figure 10 are graphic representations of the processor pinout assignments. Table 14 lists the pinout by signal name. Figure 9. Pinout Diagram (Top View, Left Side) | | AJ | АН | AG | AF | AE | AD | AC | AB | AA | Υ | w | v | U | Т | |---|----------|---------------|----------|---------------|----------|---------|--------|-----------|-----------|----------|--------|-------|---------|------------| | | | | | VSS/NCTF | | D[61]# | | DSTBN[3]# | | D[51]# | | VSS | | THERMTRIP# | | | | | VSS/NCTF | | D[60]# | | D[59]# | | D[62]# | | VCC | | VID[6] | | | | | VSS/NCTF | | D[54]# | | VSS | | VSS | | VSS | | VSS | | VSS | | | VSS/NCTF | | D[53]# | | D[57]# | | D[63]# | | DSTBP[3]# | | D[58]# | | THRMDC | | | | | D[48]# | | D[52]# | | VSS | | D[49]# | | DINV[3]# | | VSS | | THRMDA | | | D[50]# | | VSS | | D[56]# | | D[55]# | | VSS | | VSS | | VCC | | | | | D[45]# | | D[40]# | | D[33]# | | VCCP | | VSS | | VSS | | VSS | | | D[46]# | | VSS | | D[32]# | | VSS | | VCCP | | VCC | | VCC | | | | | D[36]# | | D[35]# | | VSS | | VCCP | | VSS | | VSS | | VSS | | 0 | D[47]# | | VSS | | D[37]# | | VSS | | VCCP | | VCC | | VCC | | | 1 | | DSTBN[2]<br># | | DSTBP[2]<br># | | VSS | | VCCP | | VSS | | VSS | | VSS | | 2 | D[44]# | | VSS | | DINV[2]# | | VSS | | VCCP | | VCC | | VCC | | | 3 | | D[42]# | | D[39]# | | COMP[1] | | VCCP | | VSS | | VSS | | VSS | | 4 | D[43]# | | VSS | | COMP[0] | | VSS | | VCCP | | VCC | | VCC | | | 5 | | D[34]# | | D[41]# | | RSVD | | VCCP | | VSS | | VSS | | VSS | | 5 | D[38]# | | VSS | | RSVD | | VSS | | VCCP | | VCC | | VCC | | | 7 | | D[27]# | | RSVD | | RSVD | | VCCP | | VSS | | VSS | | VSS | | 8 | D[30]# | | VSS | | D[26]# | | VSS | | VCCP | | VCC | | VCC | | | 9 | | D[24]# | | D[31]# | | D[28]# | | VCCP | | VSS | | VSS | | VSS | | 0 | D[18]# | | VSS | | D[19]# | | VSS | | VCCP | | VCC | | VCC | | | 1 | | DSTBP[1]# | | DSTBN[1] | | VSS | | VCCP | | VSS | | VSS | | VSS | | 2 | D[20]# | | VSS | # | DINV[1]# | | VSS | | VCCP | | VCC | | VCC | | | 3 | D[20]# | D[23]# | ,,,, | D[25]# | 5 | VSS | 700 | VCCP | 100. | VSS | | VSS | | VSS | | 4 | D[29]# | | VSS | | D[16]# | | D[17]# | | VSS | | VCC | | VCC | | | 5 | | D[22]# | | D[21]# | | VSS | | D[14]# | | VSS | | VSS | | VSS | | 6 | GTLREF | | VSS | | CMREF | | D[15]# | | D[6]# | | VCCP | | VCCP | | | 7 | | D[1]# | | D[11]# | | D[12]# | | VSS | | D[0]# | | TEST3 | | VSS | | 8 | VSS/NCTF | | D[13]# | | DINV[0]# | | D[9]# | | DSTBN[0]# | | DRDY# | | BSEL[2] | | | 9 | | VSS/NCTF | | D[5]# | | VSS | | VSS | | VSS | | VSS | | VSS | | 0 | | | VSS/NCTF | | D[4]# | | D[3]# | | DSTBP[0]# | | D[8]# | | TEST4 | | | 1 | | | | VSS/NCTF | | D[10]# | | D[7]# | | D[2]# | | DPWR# | | TEST2 | | | AJ | AH | AG | AF | AE | AD | AC | AB | AA | Y | W | v | U | Т | Figure 10. Pinout Diagram (Top View, Right Side) | | R | Р | N | M | L | K | J | н | G | F | E | D | С | В | Α | |---|---------|---------|--------|---------|--------|----------|--------|-------------------|---------|---------|---------|----------------------|--------------|----------|---------| | | | TMS | | TDO | | STPCLK# | | IERR# | | BPM[0]# | | VSS/NCTF | | | | | | VID[5] | | TDI | | TCK | | SLP# | | DPRSTP# | | BPM[1]# | | VSS/NCT<br>F | | | | | | VSS | | VSS | | VSS | | VSS | | VSS | | BPM[3]# | | VSS/NCTF | | | | VID[1] | | VID[2] | | VID[4] | | TRST# | | PWRGOOD | | PRDY# | | A[29]# | | VSS/NCT | | | | VID[0] | | RESET# | | VID[3] | | PROCHOT# | | BPM[2]# | | A[19]# | | A[17]# | | | | VCC | | VCC | | VSS | | VSS | | DPSLP# | | RSVD | | VSS | | A[22]# | | | | VSS | | VSS | | VSS | | VCCPC6 | | PREQ# | | RSVD | | A[26]# | | | | VCC | | VCC | | VCC | | VCCPC6 | | VSS | | RSVD | | VSS | | A[28]# | | | | VSS | | VSS | | VSS | | VCCPC6 | | VSS | | RSVD | | A[21]# | | | ) | VCC | | VCC | | VCC | | VCCP | | VSS | | RSVD | | VSS | | A[25]# | | | | VSS | | VSS | | VSS | | VCCP | | VSS | | ADSTB[1]# | | A[31]# | | | | VCC | | VCC | | VCC | | VCCP | | VSS | | A[20]# | | VSS | | A[18]# | | : | | VSS | | VSS | | VSS | | VCCP | | VSS | | A[27]# | | A[23]# | | | ļ | VCC | | VCC | | VCC | | VCCP | | VSS | | A[24]# | | VSS | | A[30]# | | | | VSS | | VSS | | VSS | | VCCP | | COMP[3] | | A[12]# | | A[16]# | | | • | VCC | | VCC | | VCC | | VCCP | | VSS | | COMP[2] | | VSS | | A[10]# | | , | | VSS | | VSS | | VSS | | VCCP | | VSS | | A[15]# | | A[7]# | | | 3 | VCC | | VCC | | VCC | | VCCP | | VSS | | A[11]# | | VSS | | A[8]# | | • | | VSS | | VSS | | VSS | | VCCP | | VSS | | ADSTB[0]# | | A[13]# | | | ) | VCC | | VCC | | VCC | | VCCP | | VSS | | REQ[2]# | | VSS | | A[14]# | | | | VSS | | VSS | | VSS | | VCCP | | VSS | | A[5]# | | REQ[4]# | | | 2 | VCC | | VCC | | VCC | | VCCP | | VSS | | A[3]# | | VSS | | A[4]# | | 3 | | VSS | | VSS | | VSS | | VCCP | | VSS | | REQ[1]# | | A[9]# | | | 1 | VCC | | VCC | | VCC | | VSS | | BPRI# | | A[6]# | | VSS | | REQ[3]# | | 5 | | VSS | | VSS | | VSS | | BNR# | | TRDY# | | LOCK# | | REQ[0]# | | | • | VCCP | | VCCP | | VCCP | | SMI# | | RSVD | | RS[2]# | | ADS# | | RSVD | | | | VSS | | VCCPC6 | | RSVD | | IGNNE# | | VSS | | RS[0]# | | DEFER# | | | 3 | BCLK[1] | | VSS | | LINT1 | | FERR# | | RSVD | | RS[1]# | | BR0# | | VSS/NCT | | • | | BCLK[0] | | VSS | | RSVD | | VSS | | HITM# | | DBSY# | | VSS/NCTF | | | ) | BSEL[0] | | VCCA | | RSVD | | RSVD | | A20M# | | HIT# | | VSS/NCT<br>F | | | | ı | R | TEST1 | N | BSEL[1] | L | VSS<br>K | J | LINTO<br><b>H</b> | G | INIT# | E | VSS/NCTF<br><b>D</b> | С | В | А | Table 14. Pinout Arranged by Signal Name | Signal Name | Ball # | |-------------|--------| | A[3]# | E22 | | A[4]# | A22 | | A[5]# | D21 | | A[6]# | E24 | | A[7]# | B17 | | A[8]# | A18 | | A[9]# | B23 | | A[10]# | A16 | | A[11]# | E18 | | A[12]# | D15 | | A[13]# | B19 | | A[14]# | A20 | | A[15]# | D17 | | A[16]# | B15 | | A[17]# | B5 | | A[18]# | A12 | | A[19]# | D5 | | A[20]# | E12 | | A[21]# | В9 | | A[22]# | A6 | | A[23]# | B13 | | A[24]# | E14 | | A[25]# | A10 | | A[26]# | В7 | | A[27]# | D13 | | A[28]# | A8 | | A[29]# | C4 | | A[30]# | A14 | | A[31]# | B11 | | | | | ame | | |-------------|--------| | Signal Name | Ball # | | A20M# | G30 | | ADS# | C26 | | ADSTB[0]# | D19 | | ADSTB[1]# | D11 | | BCLK[0] | P29 | | BCLK[1] | R28 | | BNR# | H25 | | BPM[0]# | F1 | | BPM[1]# | E2 | | BPM[2]# | F5 | | BPM[3]# | D3 | | BPRI# | G24 | | BRO# | C28 | | RSVD | G26 | | BSEL[0] | R30 | | BSEL[1] | M31 | | BSEL[2] | U28 | | CMREF[1] | AE26 | | COMP[0] | AE14 | | COMP[1] | AD13 | | COMP[2] | E16 | | COMP[3] | F15 | | D[0]# | Y27 | | D[1]# | AH27 | | D[2]# | Y31 | | D[3]# | AC30 | | D[4]# | AE30 | | D[5]# | AF29 | | D[6]# | AA26 | | | | | Signal Name | Ball # | |-------------|--------| | D[7]# | AB31 | | D[8]# | W30 | | D[9]# | AC28 | | D[10]# | AD31 | | D[11]# | AF27 | | D[12]# | AD27 | | D[13]# | AG28 | | D[14]# | AB25 | | D[15]# | AC26 | | D[16]# | AE24 | | D[17]# | AC24 | | D[18]# | AJ20 | | D[19]# | AE20 | | D[20]# | AJ22 | | D[21]# | AF25 | | D[22]# | AH25 | | D[23]# | AH23 | | D[24]# | AH19 | | D[25]# | AF23 | | D[26]# | AE18 | | D[27]# | AH17 | | D[28]# | AD19 | | D[29]# | AJ24 | | D[30]# | AJ18 | | D[31]# | AF19 | | D[32]# | AE8 | | D[33]# | AD7 | | D[34]# | AH15 | | D[35]# | AF9 | | | | | Signal Name | Ball # | |-------------|--------| | D[36]# | AH9 | | D[37]# | AE10 | | D[38]# | AJ16 | | D[39]# | AF13 | | D[40]# | AF7 | | D[41]# | AF15 | | D[42]# | AH13 | | D[43]# | AJ14 | | D[44]# | AJ12 | | D[45]# | AH7 | | D[46]# | AJ8 | | D[47]# | AJ10 | | D[48]# | AH5 | | D[49]# | AB5 | | D[50]# | AJ6 | | D[51]# | Y1 | | D[52]# | AF5 | | D[53]# | AG4 | | D[54]# | AF3 | | D[55]# | AC6 | | D[56]# | AE6 | | D[57]# | AE4 | | D[58]# | W4 | | D[59]# | AC2 | | D[60]# | AE2 | | D[61]# | AD1 | | D[62]# | AA2 | | D[63]# | AC4 | | DBSY# | D29 | | DEFER# | B27 | | DINV[0]# | AE28 | | | Т | |-------------|--------| | Signal Name | Ball # | | DINV[1]# | AE22 | | DINV[2]# | AE12 | | DINV[3]# | Y5 | | DPRSTP# | G2 | | DPSLP# | G6 | | DPWR# | V31 | | DRDY# | W28 | | DSTBN[0]# | AA28 | | DSTBN[1]# | AF21 | | DSTBN[2]# | AH11 | | DSTBN[3]# | AB1 | | DSTBP[0]# | AA30 | | DSTBP[1]# | AH21 | | DSTBP[2]# | AF11 | | DSTBP[3]# | AA4 | | FERR# | J28 | | RSVD | G28 | | GTLREF | AJ26 | | HIT# | E30 | | HITM# | F29 | | IERR# | H1 | | IGNNE# | H27 | | INIT# | F31 | | LINTO | H31 | | LINT1 | L28 | | LOCK# | D25 | | PRDY# | E4 | | PREQ# | F7 | | PROCHOT# | H5 | | PWRGOOD | G4 | | REQ[0]# | B25 | | | | | Signal Name | Ball # | |-------------|--------| | REQ[1]# | D23 | | REQ[2]# | E20 | | REQ[3]# | A24 | | REQ[4]# | B21 | | RESET# | M5 | | RS[0]# | D27 | | RS[1]# | E28 | | RS[2]# | E26 | | RSVD | K29 | | RSVD | D9 | | RSVD | D7 | | RSVD | E8 | | RSVD | E10 | | RSVD | L30 | | RSVD | J30 | | RSVD | E6 | | RSVD | AE16 | | RSVD | AF17 | | RSVD | AD15 | | RSVD | AD17 | | RSVD | A26 | | RSVD | K27 | | SLP# | J2 | | SMI# | J26 | | STPCLK# | K1 | | TCK | L2 | | TDI | N2 | | TDO | M1 | | TEST1 | P31 | | TEST2 | T31 | | TEST3 | V27 | | Signal Name | Ball # | |-------------|--------| | TEST4 | U30 | | THERMTRIP# | T1 | | THRMDA | T5 | | THRMDC | U4 | | TMS | P1 | | TRDY# | F25 | | TRST# | J4 | | VCC | L8 | | VCC | L10 | | VCC | L12 | | VCC | L14 | | VCC | L16 | | VCC | L18 | | VCC | L20 | | VCC | L22 | | VCC | L24 | | VCC | N6 | | VCC | N8 | | VCC | N10 | | VCC | N12 | | VCC | N14 | | VCC | N16 | | VCC | N18 | | VCC | N20 | | VCC | N22 | | VCC | N24 | | VCC | R6 | | VCC | R8 | | VCC | R10 | | VCC | R12 | | VCC | R14 | | Signal Name | Ball # | |-------------|--------| | VCC | R16 | | VCC | R18 | | VCC | R20 | | VCC | R22 | | VCC | R24 | | VCC | U6 | | VCC | U8 | | VCC | U10 | | VCC | U12 | | VCC | U14 | | VCC | U16 | | VCC | U18 | | VCC | U20 | | VCC | U22 | | VCC | U24 | | VCC | W8 | | VCC | W10 | | VCC | W12 | | VCC | W14 | | VCC | W16 | | VCC | W18 | | VCC | W20 | | VCC | W22 | | VCC | W24 | | VCCA | N30 | | VCCP | AA8 | | VCCP | AA10 | | VCCP | AA12 | | VCCP | AA16 | | VCCP | AA18 | | VCCP | AA20 | | Ball # | |--------| | AA22 | | AB7 | | AB9 | | AB11 | | AB13 | | AB15 | | AB17 | | AB19 | | AB21 | | AB23 | | H11 | | H13 | | H15 | | H17 | | H19 | | H21 | | H23 | | J10 | | J12 | | J14 | | J18 | | J20 | | J22 | | L26 | | N26 | | R26 | | U26 | | W26 | | AA14 | | J16 | | H7 | | | | Signal Name | Ball # | |-------------|------------| | VCCPC6 | H9 | | VCCPC6 | J8 | | VCCPC6 | M27 | | VCC_SENSE | W2 | | VID[0] | P5 | | VID[1] | R4 | | VID[2] | N4 | | VID[3] | <b>K</b> 5 | | VID[4] | L4 | | VID[5] | R2 | | VID[6] | U2 | | VSS | K31 | | VSS/NCTF | A4 | | VSS/NCTF | A28 | | VSS | AA6 | | VSS | AA24 | | VSS | AB3 | | VSS | AB27 | | VSS | AB29 | | VSS | AC8 | | VSS | AC10 | | VSS | AC12 | | VSS | AC14 | | VSS | AC16 | | VSS | AC18 | | VSS | AC20 | | VSS | AC22 | | VSS | AD3 | | VSS | AD5 | | VSS | AD9 | | VSS | AD11 | | | T | |-------------|--------| | Signal Name | Ball # | | VSS | AD21 | | VSS | AD23 | | VSS | AD25 | | VSS | AD29 | | VSS/NCTF | AF1 | | VSS/NCTF | AF31 | | VSS/NCTF | AG2 | | VSS | AG6 | | VSS | AG8 | | VSS | AG10 | | VSS | AG12 | | VSS | AG14 | | VSS | AG16 | | VSS | AG18 | | VSS | AG20 | | VSS | AG22 | | VSS | AG24 | | VSS | AG26 | | VSS/NCTF | AG30 | | VSS/NCTF | AH3 | | VSS/NCTF | AH29 | | VSS/NCTF | AJ4 | | VSS/NCTF | AJ28 | | VSS/NCTF | В3 | | VSS/NCTF | B29 | | VSS/NCTF | C2 | | VSS | C6 | | VSS | C8 | | VSS | C10 | | VSS | C12 | | VSS | C14 | | | | | Signal Name | Ball # | |-------------|--------| | VSS | C16 | | VSS | C18 | | VSS | C20 | | VSS | C22 | | VSS | C24 | | VSS/NCTF | C30 | | VSS/NCTF | D1 | | VSS/NCTF | D31 | | VSS | F3 | | VSS | F9 | | VSS | F11 | | VSS | F13 | | VSS | F17 | | VSS | F19 | | VSS | F21 | | VSS | F23 | | VSS | F27 | | VSS | G8 | | VSS | G10 | | VSS | G12 | | VSS | G14 | | VSS | G16 | | VSS | G18 | | VSS | G20 | | VSS | G22 | | VSS | НЗ | | VSS | H29 | | VSS | J6 | | VSS | J24 | | VSS | K3 | | VSS | K7 | | | | | Signal Name | Ball # | |-------------|--------| | VSS | K9 | | VSS | K11 | | VSS | K13 | | VSS | K15 | | VSS | K17 | | VSS | K19 | | VSS | K21 | | VSS | K23 | | VSS | K25 | | VSS | L6 | | VSS | M3 | | VSS | M7 | | VSS | M9 | | VSS | M11 | | VSS | M13 | | VSS | M15 | | VSS | M17 | | VSS | M19 | | VSS | M21 | | VSS | M23 | | VSS | M25 | | VSS | M29 | | VSS | N28 | | VSS | Р3 | | VSS | P7 | | VSS | Р9 | | Signal Name | Ball # | |-------------|--------| | VSS | P11 | | VSS | P13 | | VSS | P15 | | VSS | P17 | | VSS | P19 | | VSS | P21 | | VSS | P23 | | VSS | P25 | | VSS | P27 | | VSS | Т3 | | VSS | T7 | | VSS | Т9 | | VSS | T11 | | VSS | T13 | | VSS | T15 | | VSS | T17 | | VSS | T19 | | VSS | T21 | | VSS | T23 | | VSS | T25 | | VSS | T27 | | VSS | T29 | | VSS | V3 | | VSS | V5 | | VSS | V7 | | VSS | V9 | | | | | Signal Name | Ball # | |-------------|--------| | VSS | V11 | | VSS | V13 | | VSS | V15 | | VSS | V17 | | VSS | V19 | | VSS | V21 | | VSS | V23 | | VSS | V25 | | VSS | V29 | | VSS | W6 | | VSS | Y3 | | VSS | Y7 | | VSS | Y9 | | VSS | Y11 | | VSS | Y13 | | VSS | Y15 | | VSS | Y17 | | VSS | Y19 | | VSS | Y21 | | VSS | Y23 | | VSS | Y25 | | VSS | Y29 | | VSS_SENSE | V1 | # 4.3 Signal Description **Table 15. Signal Description** | Signal Name | Туре | Description | | | | | |-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | A[31:3]# (Address) defines a 2 <sup>32</sup> -byte physical memory address space. In subphase 1 (one) of the address phase, these pins transmit the address of a transaction. | | | | | | A[31:3]# | 1/0 | In sub-phase 2, these pins transmit transaction type information. These signals must connect the appropriate pins of both agents on the processor FSB. A[31:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#. Address signals are used as straps which are sampled before RESET# is de-asserted. | | | | | | A20M# | I | If A20M# (Address-20 Mask) is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wrap-around at the 1-MB boundary. Assertion of A20M# is only supported in real mode. | | | | | | | | A20M# is an asynchronous signal. However, to ensure recognition of this signal following an input/output write instruction, it must be valid along with the TRDY# assertion of the corresponding input/output Write bus transaction. | | | | | | ADS# | I/O | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address on the A[31:3]# and REQ[4:0]# pins. All bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal loop, or deferred reply ID match operations associated with the new transaction. | | | | | | | | Address strobes are used to latch A[31:3]# and REQ[4:0]# on their rising and falling edges. Strobes are associated with signals as shown below. | | | | | | ADSTB[1:0]# | 1/0 | Signals Associated Strobe REQ[4:0]#, A[16:3]# ADSTB[0]# A[31:17]# ADSTB[1]# | | | | | | BCLK[1:0] | ı | The differential pair BCLK (Bus Clock) determines the FSB frequency. All FSB agents must receive these signals to drive their outputs and latch their inputs. | | | | | | | | All external timing parameters are specified with respect to the rising edge of BCLK0 crossing VCROSS. | | | | | | BNR# | 1/0 | BNR# (Block Next Request) is used to assert a bus stall by any bus agent who is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions. | | | | | | Signal Name | Туре | Description | | | | | | | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | BPM[0]# | 0 | BPM[3:0]# (Breakpoint Monitor) are breakpoint and performance | | | | | | | | BPM[1]# | 1/0 | monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters | | | | | | | | BPM[2]# | 0 | used for monitoring processor performance. BPM[3:0]# should connect the appropriate pins of all FSB agents. This includes | | | | | | | | BPM[3]# | 1/0 | debug or performance monitoring tools. | | | | | | | | BPRI# | I | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the FSB. It must connect the appropriate pins of both FSB agents. Observing BPRI# active (as asserted by the priority agent) causes the other agent to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed then releases the bus by de-asserting BPRI#. | | | | | | | | BRO# | 1/0 | BR0# is used by the processor to request the bus. The arbitration is done between the processor (Symmetric Agent) and Intel® SCH (High Priority Agent). | | | | | | | | BSEL[2:0] | 0 | BSEL[2:0] (Bus Select) are used to select the processor input clock frequency. Table 4 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset and clock synthesizer. All agents must operate at the same frequency. The processor operates at 400-MHz or 533-MHz system bus frequency100-MHz or 133-MHz BCLK frequency, respectively). | | | | | | | | COMP[3:0] | PWR | COMP[3:0] must be terminated on the system board using precision (1% tolerance) resistors. | | | | | | | | | | D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path between the FSB agents, and must connect the appropriate pins on both agents. The data driver asserts DRDY# to indicate a valid data transfer. | | | | | | | | | | D[63:0]# are quad-pumped signals and will thus be driven four times in a common clock period. D[63:0]# are latched off the falling edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a pair of one DSTBP# and one DSTBN#. The following table shows the grouping of data signals to data strobes and DINV#. | | | | | | | | D[63:0]# | 1/0 | Quad-Pumped Signal Groups Data Group DSTBN#/DSTBP# DINV# | | | | | | | | | | D[15:0]# 0 0<br>D[31:16]# 1 1<br>D[47:32]# 2 2<br>D[63:48]# 3 3 | | | | | | | | | | Furthermore, the DINV# pins determine the polarity of the data signals. Each group of 16 data signals corresponds to one DINV# signal. When the DINV# signal is active, the corresponding data group is inverted and therefore sampled active high. | | | | | | | | Signal Name | Туре | Description | | | | | |-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | DBSY# | I/O | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the FSB to indicate that the data bus is in use. The data bus is released after DBSY# is de-asserted. This signal must connect the appropriate pins on both FSB agents. | | | | | | DEFER# | - | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or Input/Output agent. This signal must connect the appropriate pins of both FSB agents. | | | | | | DINV[3:0]# | I | DINV[3:0]# (Data Bus Inversion) are source synchronous and indicates the polarity of the D[63:0]# signals. The DINV[3:0]# signals are activated when the data on the data bus is inverted. The bus agent will invert the data bus signals if more than half the bits, within the covered group, would change level in the next cycle. DINV[3:0]# assignment to data bus signals is shown below. | | | | | | | | Bus Signal Data Bus Signals | | | | | | | | DINV[3]# D[63:48]# DINV[2]# D[47:32]# DINV[1]# D[31:16]# DINV[0]# D[15:0]# | | | | | | DPRSTP# | I | DPRSTP# when asserted on the platform causes the processor to transition from the Deep Sleep State to the Deeper Sleep state. In order to return to the Deep Sleep State, DPRSTP# must be de-asserted. DPRSTP# is driven by the SCH chipset. | | | | | | DPSLP# | I | DPSLP# when asserted on the platform causes the processor to transition from the Sleep State to the Deep Sleep state. In order to return to the Sleep State, DPSLP# must be de-asserted. DPSLP# is driven by the SCH chipset. | | | | | | DPWR# | I | DPWR# is a control signal from the Intel® SCH used to reduce power on the processor data bus input buffers. | | | | | | DRDY# | I/O | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be de-asserted to insert idle clocks. This signal must connect the appropriate pins of both FSB agents. | | | | | | | | Data strobe used to latch in D[63:0]#. | | | | | | DSTBN[3:0]# | 1/0 | Signals Associated Strobe D[15:0]# DINV[0]#, DSTBN[0]# D[31:16]# DINV[1]#, DSTBN[1]# D[47:32]# DINV[2]#, DSTBN[2]# D[63:48]# DINV[3]#, DSTBN[3]# | | | | | | | | Data strobe used to latch in D[63:0]#. | | | | | | DSTBP[3:0]# | I/O | Signals Associated Strobe D[15:0]# DINV[0]#, DSTBP[0]# D[31:16]# DINV[1]#, DSTBP[1]# D[47:32]# DINV[2]#, DSTBP[2]# D[63:48]# DINV[3]#, DSTBP[3]# | | | | | | Cinn al Niere | T | Description. | | | | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Signal Name | Туре | Description | | | | | FERR#/PBE# | 0 | FERR# (Floating-point Error) PBE# (Pending Break Event) is a multiplexed signal and its meaning is qualified with STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating point when the processor detects an unmasked floating-point error. FERR# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with systems using MSDOS*- type floating-point error reporting. When STPCLK# is asserted, an assertion of FERR#/PBE# indicates that the processor has a pending break event waiting for service. The assertion of FERR#/PBE# indicates that the processor should be returned to the Normal state. When FERR#/PBE# is asserted, indicating a break event, it will remain asserted until STPCLK# is de-asserted. Assertion of PREQ# when STPCLK# is active will also cause an FERR# break event. | | | | | | | For additional information on the pending break event functionality, including identification of support of the feature and enable/disable information, refer to Volume 3 of the Intel® 64 and IA-32 Architectures Software Developer's Manuals and the Intel® Processor Identification and CPUID Instruction Application Note. | | | | | CMREF | PWR | CMREF determines the signal reference level for CMOS input pins. CMREF should be set at 1/2 $V_{\text{CCP}}$ . CMREF is used by the CMOS receivers to determine if a signal is a logical 0 or logical 1. | | | | | | | If not using CMOS, then all CMREF and GTLREF should be provided with 2/3 $\ensuremath{\text{V}_{\text{CCP}}}.$ | | | | | GTLREF | PWR | GTLREF determines the signal reference level for AGTL+ inpurpins. GTLREF should be set at 2/3 $V_{\text{CCP}}$ . GTLREF is used by th AGTL+ receivers to determine if a signal is a logical 0 or logic | | | | | HIT#<br>HITM# | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transacti snoop operation results. Either FSB agent may assert both H and HITM# together to indicate that it requires a snoop stall which can be continued by reasserting HIT# and HITM# together. | | | | | | IERR# | 0 | O IERR# (Internal Error) is asserted by a processor as the result an internal error. Assertion of IERR# is usually accompanied by SHUTDOWN transaction on the FSB. This transaction may optionally be converted to an external error signal (for example NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET# or INIT#. | | | | | IGNNE# | I | IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore a numeric error and continue to execute non-control floating-point instructions. If IGNNE# is de-asserted, the processor generates an exception on a non-control floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CRO) is set. | | | | | | | IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. | | | | | Signal Name | Туре | Description | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | INIT# | I | INIT# (Initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. The processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output Write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. INIT# must connect the appropriate pins of both FSB agents. | | | | | | | | If INIT# is sampled active on the active to inactive transition of RESET#, the processor reverses its FSB data and address signals internally to ease mother board layout for systems where the chipset is on the other side of the mother board. | | | | | | | | D[63:0] => D[0:63] | | | | | | | | A[31:3] => A[3:31] | | | | | | | | DINV[3:0]# is also reversed. | | | | | | LINT[1:0] | I | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of all APIC Bus agents. When the APIC is disabled, the LINTO signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a non-maskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium processor. Both signals are asynchronous. | | | | | | | | Both of these signals must be software configured using BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these pins as LINT[1:0] is the default configuration. | | | | | | LOCK# I/O | | LOCK# indicates to the system that a transaction must occur automatically. This signal must connect the appropriate pins of both FSB agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction. | | | | | | LOCK# | 1/0 | When the priority agent asserts BPRI# to arbitrate for ownership of the FSB, it will wait until it observes LOCK# deasserted. This enables symmetric agents to retain ownership of the FSB throughout the bus locked operation and ensure the automatic operation of the lock. | | | | | | PRDY# | 0 | The Probe Ready Signal used by debug tools to request debug operation of the processor. | | | | | | PREQ# | I | Probe Request Signal used by debug tools to request debug operation of the processor. | | | | | | As an output, PROCHOT# (Processor Hot) will go active processor temperature monitoring sensor detects that the processor has reached its maximum safe operating tem This indicates that the processor Thermal Control Circuit has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled TCC will remain active until the system de-asserts PROCESTAND TO THE PROCESSOR HOT) will go active processor Hot) will go active processor temperature monitoring sensor detects that the processor Thermal Control Circuit has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled the processor Hot) will go active processor Hot) will go active processor Hot) will go active processor Hot) will go active processor Hot) will go active processor temperature monitoring sensor detects that the processor Thermal Control Circuit has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled the processor Hot) will processor Hot) will processor Hot) will go active | | | | | | | | | 1 | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Signal Name | Туре | Description | | | | | | PWRGOOD | I | PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. "Clean" implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD. The PWRGOOD signal must be supplied to the processor—it is | | | | | | | | used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. | | | | | | REQ[4:0]# | 1/0 | REO[4:0]# (Request Command) must connect the appropriate bins of both FSB agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTB[0]#. | | | | | | RESET# | I | Asserting the RESET# signal resets the processor to a known state and invalidates its internal caches without writing back a of their contents. For a power-on Reset, RESET# must stay active for at least two milliseconds after Vcc and BCLK have reached their proper specifications. On observing active RESET both FSB agents will de-assert their outputs within two clocks. processor straps must be valid within the specified setup time before RESET# is de-asserted. | | | | | | RS[2:0]# | I | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins of both FSB agents. | | | | | | RSVD | Reserved | RSVD[3:0] pins E10, E8, D7 and D9 <b>must</b> be tied directly to to ensure proper operation of the processor. All other RSVD signals can be left as No Connects. | | | | | | processor to enter the Sleep state. During Sleep state, the processor stops providing internal clock signals to all units leaving only the Phase-Locked Loop (PLL) still operating. Processors in this state will not recognize snoops or internation. The processor will recognize only assertion of the RESET# de-assertion of SLP#, and removal of the BCLK input while Sleep state. If SLP# is de-asserted, the processor exits Sleep state and returns to Stop-Grant state, restarting its international signals to the bus and processor core units. If DPSLP# is | | Processors in this state will not recognize snoops or interrupts. The processor will recognize only assertion of the RESET# signal, de-assertion of SLP#, and removal of the BCLK input while in Sleep state. If SLP# is de-asserted, the processor exits Sleep state and returns to Stop-Grant state, restarting its internal clock signals to the bus and processor core units. If DPSLP# is asserted while in the Sleep state, the processor will exit the | | | | | | SMI# | ı | SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, the processor saves the current state and enters System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. If SMI# is asserted during the de-assertion of RESET# the processor will tri-state its outputs. | | | | | | Signal Name | Туре | Description | | | | | |-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | STPCLK# | I | STPCLK# (Stop Clock), when asserted, causes the processor to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the FSB and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is de-asserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock—STPCLK# is an asynchronous input. | | | | | | тск | I | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port). | | | | | | TDI | I | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support. | | | | | | TDO | 0 | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support. | | | | | | TEST[1:4] | | Test Signals. All TEST signals can be left as No Connects. | | | | | | THRMTRIP# | 0 | The processor protects itself from catastrophic overheating by use of an internal thermal sensor. This sensor is set well above the normal operating temperature to ensure that there are no false trips. The processor will stop all execution when the junction temperature exceeds approximately 120°C. This condition is signaled to the system by the THERMTRIP# (Thermal Trip) pin. | | | | | | THRMDA | PWR | Thermal Diode — Anode | | | | | | THRMDC | PWR | Thermal Diode — Cathode | | | | | | TMS | I | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. | | | | | | TRDY# | I | TRDY# (Target Ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins of both FSB agents. | | | | | | TRST# | I | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset. | | | | | | VCCA | PWR | VCCA provides isolated power for the internal processor core PLLs. | | | | | | VCC | PWR | Processor core power supply | | | | | | VSS | GND | Processor core ground node. | | | | | | VSS/NCTF | GND | Non Critical to Function | | | | | Datasheet Datasheet | Signal Name | Туре | Description | | | | | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | VID[6:0] | 0 | VID[6:0] (Voltage ID) pins are used to support automatic selection of power supply voltages ( $V_{CC}$ ). Unlike some previous generations of processors, these are CMOS signals that are driven by the processor. The voltage supply for these pins must be valid before the VR can supply $V_{CC}$ to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID pins becomes valid. The VID pins are needed to support the processor voltage specification variations. See Table 3 for definitions of these pins. The VR must supply the voltage that is requested by the pins, or disable itself. | | | | | | VCCP | PWR | Processor I/O Power Supply which needs to remain on in Deep<br>Power Down Technology (C6) state. | | | | | | VCCPC6 | PWR | Processor I/O Power Supply which needs to remain on in Deep Power Down Technology (C6) state. | | | | | | VCC_SENSE | VCC_SENSE is an isolated low impedance connection to the processor core power (V <sub>cc</sub> ). It can be used to sense or many power near the silicon with little noise. | | | | | | | | | VSS_SENSE is an isolated low impedance connection to processor core $V_{SS}$ . It can be used to sense or measure ground near the silicon with little noise. | | | | | This page intentionally left blank. Datasheet Datasheet # 5 Thermal Specifications and Design Considerations The processor requires a thermal solution to maintain temperatures within operating limits as set forth in Section 5.1. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components in the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is critical to reliable, long-term system operation. A complete thermal solution includes both component and system level thermal management features. Component level thermal solutions include active or passive heat spreaders or heat exchangers attached to the exposed processor die. The solution should make firm contact to the die while maintaining processor mechanical specifications such as pressure. A typical system level thermal solution may consist of a system fan used to evacuate or pull air through the system in conjunction with a multi-component heat spreader used to reduce the temperature of the processor and other components while maintaining as uniform a skin temperature as possible. Alternatively, the processor may be in a fan-less system, but would likely still use a multi-component heat spreader. **Note:** Trading thermal solutions also involves trading performance. To allow for the optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed such that the processor remains within the minimum and maximum junction temperature (T<sub>J</sub>) specifications at the corresponding thermal design power (TDP) value listed in Table 16 and Table 17. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. Refer to the *Intel Centrino Atom Platform Thermal Application Note* document for more details on processor and system level cooling approaches. The maximum junction temperature is defined by an activation of the processor Intel Thermal Monitor. Refer to Section 5.1.2 for more details. Analysis indicates that real applications are unlikely to cause the processor to consume the theoretical maximum power dissipation for sustained time periods. Intel recommends that complete thermal solution designs target the TDP indicated in Table 16 and Table 17. The Intel Thermal Monitor feature is designed to help protect the processor in the unlikely event that an application exceeds the TDP recommendation for a sustained period of time. For more details on the usage of this feature, refer to Section 5.1.2. In all cases the Intel Thermal Monitor feature must be enabled for the processor to remain within specification. Table 16. Power Specifications for Intel® Atom™ Processors Z560, Z550, Z540, Z530, Z520, and Z510 | Symbol | Processor<br>Number | Core Frequency and Voltage | The | ermal De<br>Power | Unit | Notes | | |---------------------|--------------------------------------|----------------------------------|------------------------|-------------------|---------|---------|---------| | | Z510 1.1 GHz and HFM V <sub>CC</sub> | | | 2.0 W | W | @ 90°C | | | | | 0.6 GHZ and LFM V <sub>CC</sub> | | | | | 1, 4 | | | Z520 | 1.33 GHz and HFM Vcc | | 2.0 W | | W | @ 90°C | | | | 0.8 GHZ and LFM V <sub>CC</sub> | 2.2 W | with HT | | 1, 4, 6 | | | TDP | Z530 | 1.60 GHz and HFM V <sub>CC</sub> | | 2.0 W | | W | @ 90°C | | TDP | | 0.8 GHZ and LFM V <sub>CC</sub> | 2.2 W | with HT | enabled | | 1, 4, 6 | | | Z540 | 1.86 GHz and HFM V <sub>CC</sub> | | 2.4 W | | W | @ 90°C | | | | 0.8 GHZ and LFM V <sub>CC</sub> | 2.64 W with HT enabled | | | 1, 4, 6 | | | | Z550 | 2.00 GHz and HFM V <sub>CC</sub> | | 2.4 W | | | @ 90°C | | | | 0.8 GHZ and LFM V <sub>CC</sub> | 2.64 W with HT enabled | | | | 1, 4, 6 | | | Z560 | 2.13 GHz and HFM V <sub>CC</sub> | 2.5 W | | | W | @ 90°C | | | | 0.8 GHZ and LFM V <sub>CC</sub> | 2.75 W with HT enabled | | | | 1, 4, 6 | | Symbol | | Parameter | Min. | Тур. | Max. | Unit | Notes | | P <sub>AH</sub> , | Auto Halt, Sto | op Grant Power | _ | _ | | | @ 70°C | | P <sub>SGNT</sub> | @ HFM V <sub>CC</sub> | | | | 1.0 | W | 2 | | | @ LFM V <sub>CC</sub> | | | | 0.7 | W | | | P <sub>DPRSLP</sub> | Deeper Sleep Power | | | | 0.5 | W | @ 50°C | | | | | | | | | 2, 5 | | P <sub>DC6</sub> | Deep Power I | | | 0.1 | W | @ 50°C | | | | | | | | | | 2 | | TJ | Junction Tem | perature | 0 | | 90 | °C | 3, 4 | - 1. The TDP specification should be used to design the processor thermal solution. The TDP is not the maximum theoretical power the processor can generate. - Not 100% tested. These power specifications are determined by characterization of the processor currents at higher temperatures and extrapolating the values for the temperature indicated. - 3. As measured by the activation of the on-die Intel Thermal Monitor. The Intel Thermal Monitor's automatic mode is used to indicate that the maximum T<sub>J</sub> has been reached. Refer to Section 5.1 for more details. - 4. The Intel Thermal Monitor automatic mode must be enabled for the processor to operate within specifications. - 5. Deep Sleep state is mapped to Deeper Sleep State. - 6. Intel Hyper-Threading Technology requires a computer system with an Intel processor supporting Hyper-Threading Technology and an HT Technology enabled chipset, BIOS and operating system. Hyper-threading technology is available on select Intel Atom™ processor components (Z520, Z530, Z540, Z550, and Z560). HT Technology can add 200 mW of power above TDP. 66 Table 17. Power Specifications for Intel<sup>®</sup> Atom™ Processors Z515 and Z500 | Symbol | Processor Core Frequency and Voltage | | Thermal Design<br>Power | | | Unit | Notes | |----------------------------------------|--------------------------------------------------------------|----------|-------------------------|--------|------------|----------------------|-------------------| | TDP | Z500/Z515<br>Z500/Z515 | 0.65 | | | W | @ 90°C<br>1, 4, 6, 7 | | | Symbol | | Min. | Тур. | Max. | Unit | Notes | | | P <sub>AH</sub> ,<br>P <sub>SGNT</sub> | Auto Halt, Stop Grant Power @ HFM V <sub>CC</sub> @ LFM VCC | | _<br>_ | _<br>_ | 0.6<br>0.5 | W<br>W | @ 70°C<br>2, 6, 7 | | P <sub>DPRSLP</sub> | Deeper Sleep | _ | _ | 0.3 | W | 2, 5 | | | P <sub>DC6</sub> | Deep Power D | _ | _ | 0.08 | W | 2 | | | TJ | Junction Tem | perature | 0 | _ | 90 | °C | 3, 4 | - 1. The TDP specification should be used to design the processor thermal solution. The TDP is not the maximum theoretical power the processor can generate. - Not 100% tested. These power specifications are determined by characterization of the processor currents at higher temperatures and extrapolating the values for the temperature indicated. - 3. As measured by the activation of the on-die Intel Thermal Monitor. The Intel Thermal Monitor's automatic mode is used to indicate that the maximum T<sub>J</sub> has been reached. Refer to Section 5.1 for more details. - 4. The Intel Thermal Monitor automatic mode must be enabled for the processor to operate within specifications. - 5. Deep Sleep state is mapped to Deeper Sleep State. - 6. Intel Atom processor Z515 enables Intel® Burst Performance Technology. - 7. Intel® HT Technology requires a computer system with an Intel processor supporting Hyper-Threading Technology and an Intel® HT Technology enabled chipset, BIOS, and operating system. The Intel Atom processor Z500 does not support Intel® HT Technology while the Intel Atom processor Z515 does support Intel® HT Technology. ## 5.1 Thermal Specifications The processor incorporates three methods of monitoring die temperature—Digital Thermal Sensor, Intel Thermal Monitor, and the Thermal Diode. The Intel Thermal Monitor (detailed in Section 5.1.2) must be used to determine when the maximum specified processor junction temperature has been reached. #### 5.1.1 Thermal Diode The processor incorporates an on-die PNP transistor whose base emitter junction is used as a thermal "diode", with its collector shorted to ground. The thermal diode can be read by an off-die analog/digital converter (a thermal sensor) located on the motherboard or a stand-alone measurement kit. The thermal diode may be used to monitor the die temperature of the processor for thermal management or instrumentation purposes but is not a reliable indication that the maximum operating temperature of the processor has been reached. When using the thermal diode, a temperature offset value must be read from a processor MSR and applied. See Section 5.1.2 for more details. See Section 5.1.3 for thermal diode usage recommendation when the PROCHOT# signal is not asserted. The reading of the external thermal sensor (on the motherboard) connected to the processor thermal diode signals will not necessarily reflect the temperature of the hottest location on the die. This is due to inaccuracies in the external thermal sensor, on-die temperature gradients between the location of the thermal diode and the hottest location on the die, and time based variations in the die temperature measurement. Time based variations can occur when the sampling rate of the thermal diode (by the thermal sensor) is slower than the rate at which the $T_J$ temperature can change. Offset between the thermal diode based temperature reading and the Intel Thermal Monitor reading may be characterized using the Intel Thermal Monitor's Automatic mode activation of the thermal control circuit. This temperature offset must be taken into account when using the processor thermal diode to implement power management events. This offset is different than the diode $T_{OFFSET}$ value programmed into the processor Model Specific Register (MSR). Table 18. and Table 19 provide the diode interface and specifications. Transistor model parameters shown in Table 19 provide more accurate temperature measurements when the diode ideality factor is closer to the maximum or minimum limits. Contact your external sensor supplier for their recommendation. The thermal diode is separate from the Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the Thermal Monitor. Table 18. Thermal Diode Interface | Signal Name Pin/Ball Number Signal | | Signal Description | |------------------------------------|--------------------------------|-----------------------| | THERMDA | THERMDA T5 Thermal diode anode | | | THERMDC | U4 | Thermal diode cathode | **Table 19. Thermal Diode Parameters Using Transistor Model** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Note<br>s | |--------|----------------------|-------|-------|-------|------|-----------| | IFW | Forward Bias Current | 5 | _ | 200 | μΑ | 1 | | IE | Emitter Current | 5 | _ | 200 | μΑ | 1 | | nQ | Transistor Ideality | 0.997 | 1.001 | 1.015 | | 2, 3, 4 | | Beta | | 0.25 | _ | 0.65 | | 2, 3 | | $R_T$ | Series Resistance | 2.79 | 4.52 | 6.24 | Ω | 2, 5 | - Intel does not support or recommend operation of the thermal diode under reverse bias. - 2. Characterized across a temperature range of 50–100 °C. - 3. Not 100% tested. Specified by design characterization. - 4. The ideality factor, nQ, represents the deviation from ideal transistor model behavior as exemplified by the equation for the collector current: $$I_c = I_s * (e^{qV_{BE}/n_QkT} - 1)$$ Where $I_S$ = saturation current, q = electronic charge, $V_{BE}$ = voltage across the transistor base emitter junction (same nodes as VD), k = Boltzmann Constant, and T = absolute temperature (Kelvin). The series resistance, R<sub>T</sub>, provided in the Diode Model Table (Table 19) can be used for more accurate readings as needed. When calculating a temperature based on the thermal diode measurements, a number of parameters must be either measured or assumed. Most devices measure the diode ideality and assume a series resistance and ideality trim value, although are capable of also measuring the series resistance. Calculating the temperature is then accomplished using the equation listed under Table 19. In most sensing devices, an expected value for the diode ideality is designed-in to the temperature calculation equation. If the designer of the temperature sensing device assumes a perfect diode, the ideality value (also called $n_{\rm trim}$ ) will be 1.000. Given that most diodes are not perfect, the designers usually select an $n_{\rm trim}$ value that more closely matches the behavior of the diodes in the processor. If the processor diode ideality deviates from that of the $n_{\rm trim}$ , each calculated temperature will be offset by a fixed amount. This temperature offset can be calculated with the equation: $$T_{error(nf)} = Tmeasured * (1 - n_{actual}/n_{trim})$$ Where $T_{error(nf)}$ is the offset in degrees C, $T_{measured}$ is in Kelvin, $n_{actual}$ is the measured ideality of the diode, and $n_{trim}$ is the diode ideality assumed by the temperature sensing device. #### 5.1.2 Intel® Thermal Monitor The Intel Thermal Monitor helps control the processor temperature by activating the TCC (Thermal Control Circuit) when the processor silicon reaches its maximum operating temperature. The temperature at which the Intel Thermal Monitor activates the TCC is not user configurable. Bus traffic is snooped in the normal manner and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active. With a properly designed and characterized thermal solution, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be minor and hence not detectable. An underdesigned thermal solution that is not able to prevent excessive activation of the TCC in the anticipated ambient environment may cause a noticeable performance loss and may affect the long-term reliability of the processor. In addition, a thermal solution that is significantly under designed may not be capable of cooling the processor even when the TCC is active continuously. The Intel Thermal Monitor controls the processor temperature by modulating (starting and stopping) the processor core clocks or by initiating an Enhanced Intel SpeedStep Technology transition when the processor silicon reaches its maximum operating temperature. The Intel Thermal Monitor uses two modes to activate the TCC: automatic mode and on-demand mode. If both modes are activated, automatic mode takes precedence. There are two automatic modes called Intel Thermal Monitor 1 (TM1) and Intel Thermal Monitor 2 (TM2). These modes are selected by writing values to the MSRs of the processor. After automatic mode is enabled, the TCC will activate only when the internal die temperature reaches the maximum allowed value for operation. The Intel Thermal Monitor automatic mode must be enabled through BIOS for the processor to be operating within specifications. Intel recommends TM1 and TM2 be enabled on the processor. When TM1 is enabled and a high temperature situation exists, the clocks will be modulated by alternately turning the clocks off and on at a 50% duty cycle. Cycle times are processor speed dependent and will decrease linearly as processor core frequencies increase. Once the temperature has returned to a non-critical level, modulation ceases and TCC goes inactive. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near the trip point. The duty cycle is factory configured and cannot be modified. Also, automatic mode does not require any additional hardware, software drivers, or interrupt handling routines. Processor performance will be decreased by the same amount as the duty cycle when the TCC is active. When TM2 is enabled and a high temperature situation exists, the processor will perform an Enhanced Intel SpeedStep Technology transition to the LFM. When the processor temperature drops below the critical level, the processor will make an Enhanced Intel SpeedStep Technology transition to the last requested operating point. The Intel Thermal Monitor automatic mode must be enabled through BIOS for the processor to be operating within specifications. Intel recommends TM1 and TM2 be enabled on the processors. TM1 and TM2 can co-exist within the processor. If both TM1 and TM2 bits are enabled in the auto-throttle MSR, TM2 will take precedence over TM1. However, if Force TM1 #### Thermal Specifications and Design Considerations over TM2 is enabled in MSRs using BIOS and TM2 is not sufficient to cool the processor below the maximum operating temperature, then TM1 will also activate to help cool down the processor. If a processor load based Enhanced Intel SpeedStep Technology transition (through MSR write) is initiated when a TM2 period is active, there are two possible results: - If the processor load based Enhanced Intel SpeedStep Technology transition target frequency is **higher** than the TM2 transition based target frequency, the processor load-based transition will be deferred until the TM2 event has been completed. - If the processor load-based Enhanced Intel SpeedStep Technology transition target frequency is **lower** than the TM2 transition based target frequency, the processor will transition to the processor load-based Enhanced Intel SpeedStep Technology target frequency point. The TCC may also be activated using on-demand mode. If bit 4 of the ACPI Intel Thermal Monitor control register is written to a 1, the TCC will be activated immediately independent of the processor temperature. When using on-demand mode to activate the TCC, the duty cycle of the clock modulation is programmable using bits 3:1 of the same ACPI Intel Thermal Monitor control register. In automatic mode, the duty cycle is fixed at 50% on, 50% off, however in on-demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off, to 87.5% on/12.5% off in 12.5% increments. On-demand mode may be used at the same time automatic mode is enabled—however, if the system tries to enable the TCC using on-demand mode at the same time automatic mode is enabled and a high temperature condition exists, automatic mode will take precedence. An external signal, PROCHOT# (processor hot) is asserted when the processor detects that its temperature is above the thermal trip point. Bus snooping and interrupt latching are also active while the TCC is active. Besides the thermal sensor and thermal control circuit, the Intel Thermal Monitor also includes one ACPI register, one performance counter register, three MSR, and one I/O pin (PROCHOT#). All are available to monitor and control the state of the Intel Thermal Monitor feature. The Intel Thermal Monitor can be configured to generate an interrupt upon the assertion or de-assertion of PROCHOT#. PROCHOT# will not be asserted when the processor is in the Stop Grant, Sleep, Deep Sleep, and Deeper Sleep low power states—hence, the thermal diode reading must be used as a safeguard to maintain the processor junction temperature within maximum specification. If the platform thermal solution is not able to maintain the processor junction temperature within the maximum specification, the system must initiate an orderly shutdown to prevent damage. If the processor enters one of the above low power states with PROCHOT# already asserted, PROCHOT# will remain asserted until the processor exits the low power state and the processor junction temperature drops below the thermal trip point. If Intel Thermal Monitor automatic mode is disabled, the processor will operate out of specification. Regardless of enabling the automatic or on-demand modes, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature of approximately 120 °C. At this point the THERMTRIP# signal will go active. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles. When THERMTRIP# is asserted, the processor core voltage must shut down within the time specified in Chapter 0. ## 5.1.3 Digital Thermal Sensor The processor also contains an on die Digital Thermal Sensor (DTS) that is read using an MSR (no I/O interface). The processor has a unique digital thermal sensor that's temperature is accessible using the processor MSRs. The DTS is the preferred method of reading the processor die temperature since it can be located much closer to the hottest portions of the die and can thus more accurately track the die temperature and potential activation of processor core clock modulation using the Thermal Monitor. The DTS is only valid while the processor is in the normal operating state (the Normal package level low power state). Unlike traditional thermal devices, the DTS outputs a temperature relative to the maximum supported operating temperature of the processor ( $T_{J_max}$ ). It is the responsibility of software to convert the relative temperature to an absolute temperature. The temperature returned by the DTS will always be at or below $T_{J_max}$ . Catastrophic temperature conditions are detectable using an Out Of Spec status bit. This bit is also part of the DTS MSR. When this bit is set, the processor is operating out of specification and immediate shutdown of the system should occur. The processor operation and code execution is not ensured once the activation of the "Out of Spec" status bit is set. The DTS-relative temperature readout corresponds to the Thermal Monitor (TM1/TM2) trigger point. When the DTS indicates maximum processor core temperature has been reached, the TM1 or TM2 hardware thermal control mechanism will activate. The DTS and TM1/TM2 temperature may not correspond to the thermal diode reading since the thermal diode is located in a separate portion of the die and thermal gradient from the core DTS. Additionally, the thermal gradient from DTS to thermal diode can vary substantially due to changes in processor power, mechanical and thermal attach, and software application. The system designer is required to use the DTS to ensure proper operation of the processor within its temperature operating specifications. Changes to the temperature can be detected using two programmable thresholds located in the processor MSRs. These thresholds have the capability of generating interrupts using the core's local APIC. Refer to the *Intel® 64 and IA-32 Architectures Software Developer's Manuals* for specific register and programming details. # 5.1.4 Out of Specification Detection Overheat detection is performed by monitoring the processor temperature and temperature gradient. This feature is intended for graceful shut down before the THERMTRIP# is activated. If the processor's TM1 or TM2 are triggered and the temperature remains high, an "Out Of Spec" status and sticky bit are latched in the status MSR register and generates thermal interrupt. ### 5.1.5 PROCHOT# Signal Pin An external signal, PROCHOT# (processor hot), is asserted when the processor die temperature has reached its maximum operating temperature. If TM1 or TM2 is enabled, then the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or de-assertion of PROCHOT#. Refer to the Intel® 64 and IA-32 Architectures Software Developer's Manuals. #### Thermal Specifications and Design Considerations The processor implements a bidirectional PROCHOT# capability to allow system designs to protect various components from overheating situations. The PROCHOT# signal is bidirectional in that it can either signal when the processor has reached its maximum operating temperature or be driven from an external source to activate the TCC. The ability to activate the TCC using PROCHOT# can provide a means for thermal protection of system components. Only a single PROCHOT# pin exists at a package level of the processor. When the core's thermal sensor trips, the PROCHOT# signal is driven by the processor package. If only TM1 is enabled, PROCHOT# will be asserted and only the core that is above TCC temperature trip point will have its core clocks modulated. If TM2 is enabled and the core is above TCC temperature trip point, it will enter the lowest programmed TM2 performance state. It is important to note that Intel recommends both TM1 and TM2 to be enabled. When PROCHOT# is driven by an external agent, if only TM1 is enabled on the core, then the processor core will have the clocks modulated. If TM2 is enabled, then the processor core will enter the lowest programmed TM2 performance state. It should be noted that Force TM1 on TM2, enabled using BIOS, does not have any effect on external PROCHOT#. If PROCHOT# is driven by an external agent when TM1, TM2, and Force TM1 on TM2 are all enabled, then the processor will still apply only TM2. PROCHOT# may be used for thermal protection of voltage regulators (VR). System designers can create a circuit to monitor the VR temperature and activate the TCC when the temperature limit of the VR is reached. By asserting PROCHOT# (pulled-low) and activating the TCC, the VR will cool down as a result of reduced processor power consumption. Bidirectional PROCHOT# can allow VR thermal designs to target maximum sustained current instead of maximum current. Systems should still provide proper cooling for the VR and rely on bidirectional PROCHOT# only as a backup in case of system cooling failure. The system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is operating at its TDP. With a properly designed and characterized thermal solution, it is anticipated that bidirectional PROCHOT# would only be asserted for very short periods of time when running the most power intensive applications. An underdesigned thermal solution that is not able to prevent excessive assertion of PROCHOT# in the anticipated ambient environment may cause a noticeable performance loss.