

| These parts are in production but have been determined to be<br>AST TIME BUY. This classification indicates that the product is<br>bsolete and notice has been given. Sale of this device is currentle<br>estricted to existing customer applications. The device should no<br>urchased for new design applications because of obsolescence in<br>ear future. Samples are no longer available. |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date of status change: November 1. 2010                                                                                                                                                                                                                                                                                                                                                        |
| Deadline for receipt of LAST TIME BUY orders: April 30, 2011                                                                                                                                                                                                                                                                                                                                   |
| Recommended Substitutions:                                                                                                                                                                                                                                                                                                                                                                     |
| For existing customer transition, and for new customers or new a cations, refer to the <u>A1442</u> and <u>A1448</u> .                                                                                                                                                                                                                                                                         |

Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.

# A1444 and A1445



Low-Voltage Full-Bridge Brushless DC Motor Driver with Hall Commutation, Externally Controlled Speed Regulation, Soft Switching, and Reverse Battery, Short Circuit, and Thermal Shutdown Protection

# **Features and Benefits**

- Low voltage operation: 1.8 to 4.2 V
- Externally controlled motor speed regulation
- Fast motor startup and braking function allows faster start-stop cycles
- Reverse voltage protection on the VDD and SLEEP pins
- Output short circuit and thermal shutdown protection
- Soft switching algorithm for reduced audible switching noise and EMI interference
- Unidirectional operating mode results in motor rotation in only one direction
- Chopper stabilization reduces Hall signal offset drifts and results in increased signal accuracy over full operating temperature range
- Sleep mode pin allows device enable/disable for reducing average power consumption
- Antistall feature guarantees continuous rotation
- Single-chip solution for high reliability
- Miniature MLP/DFN package

# Package:

6-contact MLP/DFN 1.5 mm × 2 mm. 0.40 mm maximum overall height (EW package)



# Description

The A1444 and A1445 are full-bridge motor drivers designed to drive low-voltage brushless DC (BLDC) motors in applications that require rotor speed control and fast rotor start-stop cycles. A high density CMOS semiconductor process allows the integration of a Hall element, a full-bridge output driver, and PWM speed control logic into one monolithic IC. Commutation of the motor is achieved by use of a single Hall element to detect the rotational position of an alternating-pole ring magnet. Low-voltage design techniques have been employed to achieve full device functionality down to a V<sub>DD</sub> of 1.8 V. The voltage applied to the PDC pin is used to externally control the maximum speed of the motor by adjusting the PWM duty cycle of the output driver.

The A1444 and A1445 employ a soft switching algorithm to reduce audible switching noise and EMI interference. The externally controlled speed regulation and braking functions can be used to create motor designs requiring faster start-stop cycles. The A1444 and A1445 have different selectable internal PWM duty cycle options to accommodate a wide range of motor designs. Each device has a braking function enable pin that also includes a micropower sleep mode for battery management in portable electronic devices. This feature eliminates the requirement for a FET transistor to switch the device on and off.

The devices are optimized for vibration motor applications that require fast start-stop cycles, such as in cellular phones,

Continued on the next page ....



# Functional Block Diagram

1444-DS, Rev. 3

#### **Description (continued)**

pagers, and hand-held video game controllers. The devices can also be used for low-power fan motors rated at 5 V. This fully integrated single-chip solution provides enhanced reliability, including reverse battery protection and output short circuit protection.

The small package outline and low profile make this device ideally suited for use in applications where printed circuit board

area and component headroom are at a premium. It is available in a lead (Pb) free (leadframe plating nickel palladium) 6-contact MLP/DFN microleadframe package for surface mount assembly. The underside of the package also features an exposed pad for enhanced thermal dissipation.

#### **Selection Guide**

| Part Number               | Packing <sup>1</sup>       | Package                                                 |
|---------------------------|----------------------------|---------------------------------------------------------|
| A1444EEWLT-P <sup>2</sup> |                            | 1.5 mm × 2 mm , 0.38 mm nominal overall package height, |
| A1445EEWLT-P2             | 3000 pieces per 7-in. reel | 6-contact MLP/DFN with exposed thermal pad              |



<sup>1</sup>Contact Allegro for additional packing options

<sup>2</sup>Variant is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of the variant is currently restricted to existing customer applications. The variant should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Status change: May 4, 2009.

#### Absolute Maximum Ratings

| Characteristic                | Symbol               | Notes                                                             | Rating                        | Units |
|-------------------------------|----------------------|-------------------------------------------------------------------|-------------------------------|-------|
| Forward Supply Voltage        | V <sub>DD</sub>      |                                                                   | 5.0                           | V     |
| Reverse Supply Voltage        | V <sub>RDD</sub>     |                                                                   | -5.0                          | V     |
| Forward Output Voltage        | V <sub>OUT</sub>     | V <sub>DD</sub> > 0 V                                             | 0 to V <sub>DD</sub> + 0.3    | V     |
| Reverse Output Voltage        | V <sub>ROUT</sub>    | V <sub>DD</sub> > 0 V                                             | -0.3                          | V     |
| SLEEP Input Voltage           | V <sub>IN</sub>      |                                                                   | 0 to V <sub>DD</sub> + 0.3    | V     |
| SLEEP Reverse Input Voltage   | V <sub>RIN</sub>     |                                                                   | -5.0                          | V     |
| PDC Input Voltage             | V <sub>PDC</sub>     |                                                                   | -0.3 to V <sub>DD</sub> + 0.3 | V     |
| Continuous Output Current     | I <sub>OUT</sub>     | Positive $I_{LOAD}$ flow is from VOUT1 to VOUT2, $T_J < T_J(max)$ | ±250                          | mA    |
| Peak Output Current           | I <sub>OUT(pk)</sub> | <1 ms                                                             | ±500                          | mA    |
| Operating Ambient Temperature | T <sub>A</sub>       | Range E                                                           | -40 to 85                     | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                                                   | 165                           | °C    |
| Storage Temperature           | T <sub>stg</sub>     |                                                                   | -65 to 170                    | °C    |

Thermal Characteristics may require derating at maximum conditions, see Power Derating section

| Characteristic             | Symbol           | Test Conditions*                                                 | Value | Units |
|----------------------------|------------------|------------------------------------------------------------------|-------|-------|
| Package Thermal Resistance | D                | On 2-layer PCB, with 0.23 in. <sup>2</sup> copper area each side | 125   | °C/W  |
|                            | ĸ <sub>θJA</sub> | On 4-layer PCB based on JEDEC standard                           | 64    | °C/W  |

\*Additional thermal information available on the Allegro website

| Pin   | -ou                              | it Di | iag | ram |  |
|-------|----------------------------------|-------|-----|-----|--|
| SLEEP | $\left\{ \underline{2} \right\}$ |       | (5) |     |  |

#### **Terminal List**

| Number | Name  | Function                                                                                          |
|--------|-------|---------------------------------------------------------------------------------------------------|
| 1      | VDD   | Supply voltage                                                                                    |
| 2      | SLEEP | Toggles sleep and enable modes, low sleep mode voltage initiates motor braking and low power mode |
| 3      | PDC   | Voltage on this pin selects among discrete internal PWM duty cycle values to control motor speed  |
| 4      | GND   | Ground                                                                                            |
| 5      | VOUT1 | First output                                                                                      |
| 6      | VOUT2 | Second output                                                                                     |
|        |       |                                                                                                   |



# ELECTRICAL CHARACTERISTICS Valid over supply voltage and ambient temperature ranges, unless otherwise noted

| Characteristics                          | Symbol                 | Test Conditions                              |                                                                                                | Min.                  | Typ. <sup>1</sup> | Max.                | Unit |
|------------------------------------------|------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|-------------------|---------------------|------|
| Supply Voltage                           | V <sub>DD</sub>        | T <sub>J</sub> < T <sub>J</sub> (            | T <sub>.1</sub> < T <sub>.1</sub> (max)                                                        |                       | _                 | 4.2                 | V    |
| Extended Supply Voltage <sup>2</sup>     | V <sub>DDE</sub>       | $T_{J} < T_{J}(max)$                         |                                                                                                | 1.8                   | _                 | 4.2                 | V    |
|                                          |                        | V <sub>IN</sub> >V <sub>IN</sub>             | <sub>HI</sub> , T <sub>A</sub> = 25°C, no load                                                 | _                     | 4                 | 6                   | mA   |
| Supply Current                           | I <sub>DD(ON)</sub>    | V <sub>IN</sub> < V <sub>IN</sub>            | <sub>ILO</sub> , T <sub>A</sub> = 25°C                                                         | _                     | _                 | 10                  | μA   |
|                                          |                        | I <sub>OUT</sub> = 50                        | 0 mA, $V_{DD}$ = 2 V, $T_A$ = 25°C                                                             | _                     | 3.9               | -                   | Ω    |
| Total Output On-Resistance <sup>3</sup>  | R <sub>DS(on)</sub>    | I <sub>OUT</sub> = 50                        | I <sub>OUT</sub> = 50 mA, V <sub>DD</sub> = 3 V, T <sub>A</sub> = 25°C                         |                       | 2.6               | -                   | Ω    |
|                                          |                        | I <sub>OUT</sub> = 50                        | $0 \text{ mA}, \text{ V}_{\text{DD}} = 4 \text{ V}, \text{ T}_{\text{A}} = 25^{\circ}\text{C}$ | _                     | 2.2               | -                   | Ω    |
| Reverse Battery Current                  | I <sub>RDD</sub>       | V <sub>RDD</sub> = -<br>T <sub>A</sub> = 25° | -4.2 V, current flowing out of VDD pin,<br>C                                                   | -                     | _                 | -10                 | mA   |
|                                          | V <sub>INHI</sub>      |                                              |                                                                                                | 0.7 × V <sub>DD</sub> | _                 | _                   | V    |
| SLEEP Input Threshold                    | V <sub>INLO</sub>      |                                              |                                                                                                | _                     | _                 | $0.2 \times V_{DD}$ | V    |
| SLEEP Input Current                      | I <sub>IN</sub>        | V <sub>DD</sub> = 3                          | .6 V                                                                                           | _                     | 1.0               | 5                   | μA   |
| SLEEP Reverse Input Current              | I <sub>RIN</sub>       | $V_{RIN} = -4$<br>$T_A = 25^{\circ}$         | 4.2 V, current flowing out of $\overline{\text{SLEEP}}$ pin, C                                 | -                     | _                 | -10                 | mA   |
| Restart Delay <sup>4</sup>               | t <sub>RS</sub>        | V <sub>DD</sub> = 3                          | .6 V                                                                                           | _                     | 100               | _                   | ms   |
| Hall Chopping Settling Time <sup>5</sup> | t <sub>S(CHOP)</sub>   |                                              |                                                                                                | _                     | 160               | _                   | μs   |
| Thermal Shutdown Limit                   | T <sub>JTSD</sub>      | Device is active                             |                                                                                                | _                     | 165               | _                   | °C   |
| Thermal Shutdown Hysteresis              | T <sub>JTSD(HYS)</sub> | Device is active                             |                                                                                                | _                     | 20                | _                   | °C   |
| Internal PWM Frequency                   | f <sub>PWM</sub>       |                                              |                                                                                                | _                     | 40                | _                   | kHz  |
| PDC High Level Threshold                 | V <sub>PDCH</sub>      | PDC input going from low to high state       |                                                                                                | V <sub>DD</sub> -0.5  | _                 | V <sub>DD</sub>     | V    |
| PDC Low Level Threshold                  | V <sub>PDCL</sub>      | PDC inp                                      | ut going from high to low state                                                                | 0                     | _                 | 0.5                 | V    |
|                                          | I <sub>PDCH</sub>      | Steady state condition, PDC pin high         |                                                                                                | -                     | _                 | 30                  | μA   |
| PDC Input Current <sup>6</sup>           | I <sub>PDCL</sub>      | Steady state condition, PDC pin low state    |                                                                                                | -30                   | _                 | -                   | μA   |
|                                          |                        | A1444                                        | $V_{PDC} < V_{PDCL}, V_{DD} = V_{DDN},$<br>$S_{ROT} > S_{ROT(th)}$                             | -                     | 56                | -                   | %    |
|                                          |                        |                                              | PDC Pin Floating, $V_{DD} = V_{DDN}$ ,<br>S <sub>ROT</sub> > S <sub>ROT(th)</sub>              | -                     | 62                | -                   | %    |
| Internal PWM Duty Cycle                  | DC                     |                                              | $V_{PDC} > V_{PDCH}, V_{DD} = V_{DDN},$<br>$S_{ROT} > S_{ROT(th)}$                             | -                     | 68                | -                   | %    |
|                                          | DC <sub>PWM</sub>      | A1445                                        | $V_{PDC} < V_{PDCL}, V_{DD} = V_{DDN},$<br>$S_{ROT} > S_{ROT(th)}$                             | -                     | 71                | -                   | %    |
|                                          |                        |                                              | PDC Pin Floating, $V_{DD} = V_{DDN}$ ,<br>S <sub>ROT</sub> > S <sub>ROT(th)</sub>              | -                     | 80                | -                   | %    |
|                                          |                        |                                              | $V_{PDC} > V_{PDCH}, V_{DD} = V_{DDN},$<br>$S_{ROT} > S_{ROT(th)}$                             | -                     | 89                | -                   | %    |

Continued on the next page ...



#### ELECTRICAL CHARACTERISTICS (continued) valid over supply voltage and ambient temperature ranges, unless otherwise noted

| Characteristics       | Symbol           | Test Conditions          | Min. | Typ. <sup>1</sup> | Max. | Unit |
|-----------------------|------------------|--------------------------|------|-------------------|------|------|
| Magnetic Switchpoints | B <sub>OP</sub>  | $2 V \le V_{DD} \le 4 V$ | -    | 35                | 75   | G    |
|                       | B <sub>RP</sub>  | $2 V \le V_{DD} \le 4 V$ | -75  | -35               | _    | G    |
|                       | B <sub>HYS</sub> | $2 V \le V_{DD} \le 4 V$ | _    | 70                | _    | G    |
| Output Polarity       | VOUT1            | B < B <sub>RP</sub>      | —    | LOW               | _    | V    |
|                       | VOUTI            | B > B <sub>OP</sub>      | —    | HIGH              | _    | V    |
|                       | VOUT2            | B < B <sub>RP</sub>      | -    | HIGH              | _    | V    |
|                       | 0012             | B > B <sub>OP</sub>      | -    | LOW               | _    | V    |

<sup>1</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions, such as  $T_A = 25^{\circ}$ C. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>2</sup>Device operates with lower supply voltages, down to 1.8 V, with slight variation in specification of magnetic switchpoints and Total Output On-Resistance. <sup>3</sup>Total Output On-Resistance =  $R_{DS(on)Q1} + R_{DS(on)Q4}$ , or  $R_{DS(on)Q2} + R_{DS(on)Q3}$ , where Qx refers to the internal full-bridge transistors.

<sup>4</sup>Restart Delay is the duration required from power-up of the device to valid device output.

<sup>5</sup>Hall Chopping Settling Time is the delay from power-on of the device to the initial valid device output.

<sup>6</sup>Positive current is defined as flowing into the device.



# **Functional Description**

# Soft Switching

The A1444 and A1445 devices include a soft switching algorithm that controls the output switching slew rate for both output pins. As a result, the devices are ideal for use in applications requiring low audible switching noise and low EMI interference.

## **Braking and Sleep Mode**

The SLEEP pin accepts an external signal that enables braking and a sleep mode. During braking, the device reverses the polarity of the output bridge for a fixed time period, then the device enters sleep mode. In sleep mode, the device current consumption gets reduced to an extremely low level, conserving battery power.

## **Antistall Algorithm**

If a stall condition occurs, the device will execute an antistall algorithm to restart the motor.

# **Device Start-up**

The start-up behavior of the device output is determined by the applied magnetic field, as specified in the Electrical Characteristics table.

## **Speed Control**

When the rate of rotation exceeds the specified threshold,  $S_{ROT(th)}$ , the A1444/A1445 output bridge becomes controlled by an internally generated PWM signal. The duty cycle of the internal PWM signal regulates the maximum motor rpm. The PWM duty cycle, however, is user-selectable through the state of the PDC pin. The PWM duty cycle options are given in the Electrical Characteristics table.



# A1444 and A1445

Low-Voltage Full-Bridge Brushless DC Motor Driver with Hall Commutation, Externally Controlled Speed Regulation, Soft Switching, and Reverse Battery, Short Circuit, and Thermal Shutdown Protection

# **Application Information**

Two typical application circuits are shown in figures 1 and 2. The application circuit in figure 1 shows the device  $\overline{\text{SLEEP}}$  pin controlled by the user. In this case, the device is powered continuously and the average supply current would switch between low and high values depending on the state of the  $\overline{\text{SLEEP}}$  pin.

Figure 2 illustrates an applications circuit where the device supply pin and  $\overline{\text{SLEEP}}$  pin are connected together. When power is applied to the device, it enters enable mode and operates with high average supply current.

Note that:

- No external diode is required for reverse battery protection because the protection is fully integrated into the IC.
- Thermal shutdown also is integrated to protect the device against inadvertent output shorts during manufacturing or testing.
- In these figures, the PDC pin is tied to GND. Alternatively, the PDC pin could be tied to any of the voltage rails or left floating, which will determine the internal PWM duty cycle as specified in the Electrical Characteristics table.



Figure 1. Application circuit showing user-controlled sleep/enable mode, while the A144x remains powered at all times



Figure 2. Application circuit showing simultaneous user control of power supply and sleep mode.



# A1444 and A1445

Low-Voltage Full-Bridge Brushless DC Motor Driver with Hall Commutation, Externally Controlled Speed Regulation, Soft Switching, and Reverse Battery, Short Circuit, and Thermal Shutdown Protection

## **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_J$  (max). Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems website.)

The package thermal resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the effective thermal conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at various  $P_D$  levels.

$$P_{\rm D} = V_{\rm IN} \times I_{\rm IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta JA} \tag{2}$$

$$T_J = T_A + \Delta T \tag{3}$$

For a load of 30  $\Omega$ , and given common conditions such as: T<sub>A</sub>= 25°C, V<sub>DD</sub> = 3 V, I<sub>DD</sub> = 85 mA, V<sub>LOAD</sub> = 2.43 V, I<sub>LOAD</sub> = 83 mA, and R<sub> $\theta$ JA</sub> = 250 °C/W,

then:

$$P_{D} = V_{DD} \times I_{DD} - V_{LOAD} \times I_{LOAD}$$

$$= 3 V \times 83 mA - 2.43 V \times 81 mA$$

$$= 52.17 mW$$

$$\Delta T = P_{D} \times R_{0JA}$$

$$= 52.17 mW \times 250 \text{ °C/W}$$

$$= 13 \text{ °C}$$

$$T_{J} = T_{A} + \Delta T$$

$$= 25 \text{ °C} + 13 \text{ °C}$$

$$= 38 \text{ °C}$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level, without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$ and  $T_A$ .



7



Copyright ©2009, Allegro MicroSystems, Inc.

The products described herein are manufactured under one or more of the following U.S. patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

<u>Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.</u>

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com



8